Marco Mestice;Gabriele Ciarpi;Daniele Rossi;Sergio Saponara
{"title":"采用 65-nm CMOS 技术设计和实验验证适用于恶劣温度条件的 6.25-GHz PLL","authors":"Marco Mestice;Gabriele Ciarpi;Daniele Rossi;Sergio Saponara","doi":"10.1109/TIM.2024.3488132","DOIUrl":null,"url":null,"abstract":"Reliability is an important characteristic of electronic systems, and it could be undermined by several issues. Among these, a wide temperature range represents a threat to the correct operation of electronic systems. Indeed, wide temperature ranges can be experienced in various fields, such as the oil and gas industry, the avionics and automotive fields, or space applications. In these cases, temperatures can reach maximum values up to 160 °C and minimum values down to -40 °C. In addition, in these fields, the ever-improving sensors’ technology is pushing for increasingly higher data rates to the control units. This implies the use of high-speed point-to-point connections, which usually exploit phase-locked loops (PLL) to synchronize the communication. These PLLs should then be able to operate in harsh environments and the gigahertz range. In this article, we present the design and the experimental verification of a 6.25-GHz PLL for harsh temperature conditions from -40 °C up to 160 °C prototyped in a standard 65-nm CMOS technology. We describe the transistor-level design, and we discuss the setups for all the performed measures. The proposed PLL shows a limited performance dependence on temperature variations, which can be compensated further thanks to a tunable bandwidth. Moreover, it achieves fast locking with low area, low power, and a phase noise below −98 dBc/Hz at 1 MHz.","PeriodicalId":13341,"journal":{"name":"IEEE Transactions on Instrumentation and Measurement","volume":"73 ","pages":"1-16"},"PeriodicalIF":5.6000,"publicationDate":"2024-10-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design and Experimental Verification of a 6.25-GHz PLL for Harsh Temperature Conditions in 65-nm CMOS Technology\",\"authors\":\"Marco Mestice;Gabriele Ciarpi;Daniele Rossi;Sergio Saponara\",\"doi\":\"10.1109/TIM.2024.3488132\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Reliability is an important characteristic of electronic systems, and it could be undermined by several issues. Among these, a wide temperature range represents a threat to the correct operation of electronic systems. Indeed, wide temperature ranges can be experienced in various fields, such as the oil and gas industry, the avionics and automotive fields, or space applications. In these cases, temperatures can reach maximum values up to 160 °C and minimum values down to -40 °C. In addition, in these fields, the ever-improving sensors’ technology is pushing for increasingly higher data rates to the control units. This implies the use of high-speed point-to-point connections, which usually exploit phase-locked loops (PLL) to synchronize the communication. These PLLs should then be able to operate in harsh environments and the gigahertz range. In this article, we present the design and the experimental verification of a 6.25-GHz PLL for harsh temperature conditions from -40 °C up to 160 °C prototyped in a standard 65-nm CMOS technology. We describe the transistor-level design, and we discuss the setups for all the performed measures. The proposed PLL shows a limited performance dependence on temperature variations, which can be compensated further thanks to a tunable bandwidth. Moreover, it achieves fast locking with low area, low power, and a phase noise below −98 dBc/Hz at 1 MHz.\",\"PeriodicalId\":13341,\"journal\":{\"name\":\"IEEE Transactions on Instrumentation and Measurement\",\"volume\":\"73 \",\"pages\":\"1-16\"},\"PeriodicalIF\":5.6000,\"publicationDate\":\"2024-10-30\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Transactions on Instrumentation and Measurement\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://ieeexplore.ieee.org/document/10739368/\",\"RegionNum\":2,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q1\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Transactions on Instrumentation and Measurement","FirstCategoryId":"5","ListUrlMain":"https://ieeexplore.ieee.org/document/10739368/","RegionNum":2,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q1","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
Design and Experimental Verification of a 6.25-GHz PLL for Harsh Temperature Conditions in 65-nm CMOS Technology
Reliability is an important characteristic of electronic systems, and it could be undermined by several issues. Among these, a wide temperature range represents a threat to the correct operation of electronic systems. Indeed, wide temperature ranges can be experienced in various fields, such as the oil and gas industry, the avionics and automotive fields, or space applications. In these cases, temperatures can reach maximum values up to 160 °C and minimum values down to -40 °C. In addition, in these fields, the ever-improving sensors’ technology is pushing for increasingly higher data rates to the control units. This implies the use of high-speed point-to-point connections, which usually exploit phase-locked loops (PLL) to synchronize the communication. These PLLs should then be able to operate in harsh environments and the gigahertz range. In this article, we present the design and the experimental verification of a 6.25-GHz PLL for harsh temperature conditions from -40 °C up to 160 °C prototyped in a standard 65-nm CMOS technology. We describe the transistor-level design, and we discuss the setups for all the performed measures. The proposed PLL shows a limited performance dependence on temperature variations, which can be compensated further thanks to a tunable bandwidth. Moreover, it achieves fast locking with low area, low power, and a phase noise below −98 dBc/Hz at 1 MHz.
期刊介绍:
Papers are sought that address innovative solutions to the development and use of electrical and electronic instruments and equipment to measure, monitor and/or record physical phenomena for the purpose of advancing measurement science, methods, functionality and applications. The scope of these papers may encompass: (1) theory, methodology, and practice of measurement; (2) design, development and evaluation of instrumentation and measurement systems and components used in generating, acquiring, conditioning and processing signals; (3) analysis, representation, display, and preservation of the information obtained from a set of measurements; and (4) scientific and technical support to establishment and maintenance of technical standards in the field of Instrumentation and Measurement.