Mohsen Pooya, Mohammad Bagher Tavakoli, Farbod Setoudeh, Ashkan Horri, Ali Safari
{"title":"一种基于石墨烯场效应晶体管的新型失相功率放大器设计","authors":"Mohsen Pooya, Mohammad Bagher Tavakoli, Farbod Setoudeh, Ashkan Horri, Ali Safari","doi":"10.1007/s10825-023-02064-2","DOIUrl":null,"url":null,"abstract":"<div><p>Graphene transistors are promising candidates for nano-circuits in telecommunication bands due to their high amplification bandwidth, extremely high carrier mobility, high saturation velocity, and the good electric conductance of the graphene channel. In this study, the parameters of a compact model are implemented in the Verilog-A language. An out-phasing power amplifier is designed using microstrip input/output matching, bias network, and quarter-wave Chireix divider/combiner over the frequency range of 2–4 GHz. The simulation results of graphene out-phasing power amplifier in advanced design system software show an increase of about 14 dB in the output gain, an intermodulation distortion (IMD) suppression of better than − 21.8 dBc, and a DC power consumption of 20 mW. In addition, the figures of merit of the proposed design show improvements in terms of gain, IMD, power consumption, and input/output return loss compared to other graphene amplifiers at different frequencies. A comparison of our design with some other amplifiers in various technologies at different frequencies shows a good gain and better IMD suppression in our design. Moreover, the power consumption, input/output return loss, and bandwidth of our strategy are relatively improved.\n</p></div>","PeriodicalId":620,"journal":{"name":"Journal of Computational Electronics","volume":"22 4","pages":"1010 - 1023"},"PeriodicalIF":2.2000,"publicationDate":"2023-07-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A novel design of graphene field-effect transistor-based out-phasing power amplifier\",\"authors\":\"Mohsen Pooya, Mohammad Bagher Tavakoli, Farbod Setoudeh, Ashkan Horri, Ali Safari\",\"doi\":\"10.1007/s10825-023-02064-2\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"<div><p>Graphene transistors are promising candidates for nano-circuits in telecommunication bands due to their high amplification bandwidth, extremely high carrier mobility, high saturation velocity, and the good electric conductance of the graphene channel. In this study, the parameters of a compact model are implemented in the Verilog-A language. An out-phasing power amplifier is designed using microstrip input/output matching, bias network, and quarter-wave Chireix divider/combiner over the frequency range of 2–4 GHz. The simulation results of graphene out-phasing power amplifier in advanced design system software show an increase of about 14 dB in the output gain, an intermodulation distortion (IMD) suppression of better than − 21.8 dBc, and a DC power consumption of 20 mW. In addition, the figures of merit of the proposed design show improvements in terms of gain, IMD, power consumption, and input/output return loss compared to other graphene amplifiers at different frequencies. A comparison of our design with some other amplifiers in various technologies at different frequencies shows a good gain and better IMD suppression in our design. Moreover, the power consumption, input/output return loss, and bandwidth of our strategy are relatively improved.\\n</p></div>\",\"PeriodicalId\":620,\"journal\":{\"name\":\"Journal of Computational Electronics\",\"volume\":\"22 4\",\"pages\":\"1010 - 1023\"},\"PeriodicalIF\":2.2000,\"publicationDate\":\"2023-07-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Journal of Computational Electronics\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://link.springer.com/article/10.1007/s10825-023-02064-2\",\"RegionNum\":4,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Journal of Computational Electronics","FirstCategoryId":"5","ListUrlMain":"https://link.springer.com/article/10.1007/s10825-023-02064-2","RegionNum":4,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
A novel design of graphene field-effect transistor-based out-phasing power amplifier
Graphene transistors are promising candidates for nano-circuits in telecommunication bands due to their high amplification bandwidth, extremely high carrier mobility, high saturation velocity, and the good electric conductance of the graphene channel. In this study, the parameters of a compact model are implemented in the Verilog-A language. An out-phasing power amplifier is designed using microstrip input/output matching, bias network, and quarter-wave Chireix divider/combiner over the frequency range of 2–4 GHz. The simulation results of graphene out-phasing power amplifier in advanced design system software show an increase of about 14 dB in the output gain, an intermodulation distortion (IMD) suppression of better than − 21.8 dBc, and a DC power consumption of 20 mW. In addition, the figures of merit of the proposed design show improvements in terms of gain, IMD, power consumption, and input/output return loss compared to other graphene amplifiers at different frequencies. A comparison of our design with some other amplifiers in various technologies at different frequencies shows a good gain and better IMD suppression in our design. Moreover, the power consumption, input/output return loss, and bandwidth of our strategy are relatively improved.
期刊介绍:
he Journal of Computational Electronics brings together research on all aspects of modeling and simulation of modern electronics. This includes optical, electronic, mechanical, and quantum mechanical aspects, as well as research on the underlying mathematical algorithms and computational details. The related areas of energy conversion/storage and of molecular and biological systems, in which the thrust is on the charge transport, electronic, mechanical, and optical properties, are also covered.
In particular, we encourage manuscripts dealing with device simulation; with optical and optoelectronic systems and photonics; with energy storage (e.g. batteries, fuel cells) and harvesting (e.g. photovoltaic), with simulation of circuits, VLSI layout, logic and architecture (based on, for example, CMOS devices, quantum-cellular automata, QBITs, or single-electron transistors); with electromagnetic simulations (such as microwave electronics and components); or with molecular and biological systems. However, in all these cases, the submitted manuscripts should explicitly address the electronic properties of the relevant systems, materials, or devices and/or present novel contributions to the physical models, computational strategies, or numerical algorithms.