{"title":"具有很长指令字架构的处理器的指令映射技术","authors":"R. Mego, T. Fryza","doi":"10.2478/jee-2022-0053","DOIUrl":null,"url":null,"abstract":"Abstract This paper presents an instruction mapping technique for generating a low-level assembly code for digital signal processing algorithms. This technique helps developers to implement retargetable kernel functions with the performance benefits of the low-level assembly languages. The approach is aimed at exceptionally long instruction word (VLIW) architectures, which benefits the most from the proposed method. Mapped algorithms are described by the signal-flow graphs, which are used to find possible parallel operations. The algorithm is converted into low-level code and mapped to the target architecture. This process also introduces the optimization of instruction mapping priority, which leads to the more effective code. The technique was verified on selected kernels, compared to the common programming methods, and proved that it is suitable for VLIW architectures and for portability to other systems.","PeriodicalId":15661,"journal":{"name":"Journal of Electrical Engineering-elektrotechnicky Casopis","volume":"73 1","pages":"387 - 395"},"PeriodicalIF":1.0000,"publicationDate":"2022-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Instruction mapping techniques for processors with very long instruction word architectures\",\"authors\":\"R. Mego, T. Fryza\",\"doi\":\"10.2478/jee-2022-0053\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Abstract This paper presents an instruction mapping technique for generating a low-level assembly code for digital signal processing algorithms. This technique helps developers to implement retargetable kernel functions with the performance benefits of the low-level assembly languages. The approach is aimed at exceptionally long instruction word (VLIW) architectures, which benefits the most from the proposed method. Mapped algorithms are described by the signal-flow graphs, which are used to find possible parallel operations. The algorithm is converted into low-level code and mapped to the target architecture. This process also introduces the optimization of instruction mapping priority, which leads to the more effective code. The technique was verified on selected kernels, compared to the common programming methods, and proved that it is suitable for VLIW architectures and for portability to other systems.\",\"PeriodicalId\":15661,\"journal\":{\"name\":\"Journal of Electrical Engineering-elektrotechnicky Casopis\",\"volume\":\"73 1\",\"pages\":\"387 - 395\"},\"PeriodicalIF\":1.0000,\"publicationDate\":\"2022-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Journal of Electrical Engineering-elektrotechnicky Casopis\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://doi.org/10.2478/jee-2022-0053\",\"RegionNum\":4,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q4\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Journal of Electrical Engineering-elektrotechnicky Casopis","FirstCategoryId":"5","ListUrlMain":"https://doi.org/10.2478/jee-2022-0053","RegionNum":4,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
Instruction mapping techniques for processors with very long instruction word architectures
Abstract This paper presents an instruction mapping technique for generating a low-level assembly code for digital signal processing algorithms. This technique helps developers to implement retargetable kernel functions with the performance benefits of the low-level assembly languages. The approach is aimed at exceptionally long instruction word (VLIW) architectures, which benefits the most from the proposed method. Mapped algorithms are described by the signal-flow graphs, which are used to find possible parallel operations. The algorithm is converted into low-level code and mapped to the target architecture. This process also introduces the optimization of instruction mapping priority, which leads to the more effective code. The technique was verified on selected kernels, compared to the common programming methods, and proved that it is suitable for VLIW architectures and for portability to other systems.
期刊介绍:
The joint publication of the Slovak University of Technology, Faculty of Electrical Engineering and Information Technology, and of the Slovak Academy of Sciences, Institute of Electrical Engineering, is a wide-scope journal published bimonthly and comprising.
-Automation and Control-
Computer Engineering-
Electronics and Microelectronics-
Electro-physics and Electromagnetism-
Material Science-
Measurement and Metrology-
Power Engineering and Energy Conversion-
Signal Processing and Telecommunications