探针卡寿命控制及磨损系数研究

Lei Wang, Song Ma
{"title":"探针卡寿命控制及磨损系数研究","authors":"Lei Wang, Song Ma","doi":"10.1109/CSTIC49141.2020.9282448","DOIUrl":null,"url":null,"abstract":"With continued scaling of deep-submicron CMOS technology, more and more transistors are integrated within one die. Both the function verification and reliability performance are taken into account. In order to decrease unnecessary cost on backend package and assembling, variety of the test items and flows are transferred from FT (Final Test) level to CP (Chip Probing) level. However, the probe card is the key while wafer sort is in processing. Clean sheet, abrasion coefficient, clean frequency and overdrive impact the test stability and the cost of test directly. The balance on the above critical factors is necessary to be analyzed. The paper focuses on the abrasion coefficient model establishment and the probe card lifetime control for the specific probe card. The consumption algorithm model could be applied to improve the efficiency and control the cost of the test.","PeriodicalId":6848,"journal":{"name":"2020 China Semiconductor Technology International Conference (CSTIC)","volume":"24 1","pages":"1-3"},"PeriodicalIF":0.0000,"publicationDate":"2020-06-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Probe Card Lifetime Control and Abrasion Coefficient Study\",\"authors\":\"Lei Wang, Song Ma\",\"doi\":\"10.1109/CSTIC49141.2020.9282448\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With continued scaling of deep-submicron CMOS technology, more and more transistors are integrated within one die. Both the function verification and reliability performance are taken into account. In order to decrease unnecessary cost on backend package and assembling, variety of the test items and flows are transferred from FT (Final Test) level to CP (Chip Probing) level. However, the probe card is the key while wafer sort is in processing. Clean sheet, abrasion coefficient, clean frequency and overdrive impact the test stability and the cost of test directly. The balance on the above critical factors is necessary to be analyzed. The paper focuses on the abrasion coefficient model establishment and the probe card lifetime control for the specific probe card. The consumption algorithm model could be applied to improve the efficiency and control the cost of the test.\",\"PeriodicalId\":6848,\"journal\":{\"name\":\"2020 China Semiconductor Technology International Conference (CSTIC)\",\"volume\":\"24 1\",\"pages\":\"1-3\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-06-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 China Semiconductor Technology International Conference (CSTIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CSTIC49141.2020.9282448\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 China Semiconductor Technology International Conference (CSTIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CSTIC49141.2020.9282448","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

随着深亚微米CMOS技术的不断发展,越来越多的晶体管集成在一个芯片内。同时考虑了功能验证和可靠性性能。为了减少后端封装和组装的不必要成本,各种测试项目和流程从FT(最终测试)级别转移到CP(芯片探测)级别。然而,在晶圆排序过程中,探针卡是关键。洁净片材、磨损系数、清洁频率、超速等直接影响试验稳定性和试验成本。上述关键因素的平衡是有必要进行分析的。本文重点研究了针对特定探针卡的磨损系数模型的建立和探针卡寿命的控制。该消耗算法模型可用于提高测试效率和控制测试成本。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Probe Card Lifetime Control and Abrasion Coefficient Study
With continued scaling of deep-submicron CMOS technology, more and more transistors are integrated within one die. Both the function verification and reliability performance are taken into account. In order to decrease unnecessary cost on backend package and assembling, variety of the test items and flows are transferred from FT (Final Test) level to CP (Chip Probing) level. However, the probe card is the key while wafer sort is in processing. Clean sheet, abrasion coefficient, clean frequency and overdrive impact the test stability and the cost of test directly. The balance on the above critical factors is necessary to be analyzed. The paper focuses on the abrasion coefficient model establishment and the probe card lifetime control for the specific probe card. The consumption algorithm model could be applied to improve the efficiency and control the cost of the test.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Effect of Bonded Ball Shape on Gold Wire Bonding Quality Based on ANSYS/LS-DYNA Simulation Optimization on Deposition of Aluminum Nitride by Pulsed Direct Current Reactive Magnetron Sputtering A Novel Vertical Closed-Loop Control Method for High Generation TFT Lithography Machine Surface Smoothing and Roughening Effects of High-K Dielectric Materials Deposited by Atomic Layer Deposition and Their Significance for MIM Capacitors Used in Dram Technology Part II A Simulation Study for Typical Design Rule Patterns and Stochastic Printing Failures in a 5 nm Logic Process with EUV Lithography
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1