{"title":"探针卡寿命控制及磨损系数研究","authors":"Lei Wang, Song Ma","doi":"10.1109/CSTIC49141.2020.9282448","DOIUrl":null,"url":null,"abstract":"With continued scaling of deep-submicron CMOS technology, more and more transistors are integrated within one die. Both the function verification and reliability performance are taken into account. In order to decrease unnecessary cost on backend package and assembling, variety of the test items and flows are transferred from FT (Final Test) level to CP (Chip Probing) level. However, the probe card is the key while wafer sort is in processing. Clean sheet, abrasion coefficient, clean frequency and overdrive impact the test stability and the cost of test directly. The balance on the above critical factors is necessary to be analyzed. The paper focuses on the abrasion coefficient model establishment and the probe card lifetime control for the specific probe card. The consumption algorithm model could be applied to improve the efficiency and control the cost of the test.","PeriodicalId":6848,"journal":{"name":"2020 China Semiconductor Technology International Conference (CSTIC)","volume":"24 1","pages":"1-3"},"PeriodicalIF":0.0000,"publicationDate":"2020-06-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Probe Card Lifetime Control and Abrasion Coefficient Study\",\"authors\":\"Lei Wang, Song Ma\",\"doi\":\"10.1109/CSTIC49141.2020.9282448\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With continued scaling of deep-submicron CMOS technology, more and more transistors are integrated within one die. Both the function verification and reliability performance are taken into account. In order to decrease unnecessary cost on backend package and assembling, variety of the test items and flows are transferred from FT (Final Test) level to CP (Chip Probing) level. However, the probe card is the key while wafer sort is in processing. Clean sheet, abrasion coefficient, clean frequency and overdrive impact the test stability and the cost of test directly. The balance on the above critical factors is necessary to be analyzed. The paper focuses on the abrasion coefficient model establishment and the probe card lifetime control for the specific probe card. The consumption algorithm model could be applied to improve the efficiency and control the cost of the test.\",\"PeriodicalId\":6848,\"journal\":{\"name\":\"2020 China Semiconductor Technology International Conference (CSTIC)\",\"volume\":\"24 1\",\"pages\":\"1-3\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-06-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 China Semiconductor Technology International Conference (CSTIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CSTIC49141.2020.9282448\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 China Semiconductor Technology International Conference (CSTIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CSTIC49141.2020.9282448","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Probe Card Lifetime Control and Abrasion Coefficient Study
With continued scaling of deep-submicron CMOS technology, more and more transistors are integrated within one die. Both the function verification and reliability performance are taken into account. In order to decrease unnecessary cost on backend package and assembling, variety of the test items and flows are transferred from FT (Final Test) level to CP (Chip Probing) level. However, the probe card is the key while wafer sort is in processing. Clean sheet, abrasion coefficient, clean frequency and overdrive impact the test stability and the cost of test directly. The balance on the above critical factors is necessary to be analyzed. The paper focuses on the abrasion coefficient model establishment and the probe card lifetime control for the specific probe card. The consumption algorithm model could be applied to improve the efficiency and control the cost of the test.