半导体封装的演变。现在和未来

C. Cognetti
{"title":"半导体封装的演变。现在和未来","authors":"C. Cognetti","doi":"10.1109/ESIME.2006.1644056","DOIUrl":null,"url":null,"abstract":"Summary form only given. Evolution of semiconductor packaging has taken impressive acceleration, under the pressure of new applications, combining very high volumes, innovation and cost effectiveness. Conventional single chip package completed its cycle, by reaching a die-to-package ratio close to one. And also wire bonding technology is getting close to its physical limits, at about 25-30 micron bonding pad pitch. New 3D interconnection technologies, like system in package (SiP), package on package (PoP) and, package in package (PiP), offer the unique advantage of integrating heterogeneous functions in the three dimensions of the package, which can be in some extent competitive with chip-level integration (system on chip - SoC)","PeriodicalId":60796,"journal":{"name":"微纳电子与智能制造","volume":"56 1","pages":"1-1"},"PeriodicalIF":0.0000,"publicationDate":"2006-04-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Evolution of Semiconductor Packaging. Present and Future\",\"authors\":\"C. Cognetti\",\"doi\":\"10.1109/ESIME.2006.1644056\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Summary form only given. Evolution of semiconductor packaging has taken impressive acceleration, under the pressure of new applications, combining very high volumes, innovation and cost effectiveness. Conventional single chip package completed its cycle, by reaching a die-to-package ratio close to one. And also wire bonding technology is getting close to its physical limits, at about 25-30 micron bonding pad pitch. New 3D interconnection technologies, like system in package (SiP), package on package (PoP) and, package in package (PiP), offer the unique advantage of integrating heterogeneous functions in the three dimensions of the package, which can be in some extent competitive with chip-level integration (system on chip - SoC)\",\"PeriodicalId\":60796,\"journal\":{\"name\":\"微纳电子与智能制造\",\"volume\":\"56 1\",\"pages\":\"1-1\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-04-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"微纳电子与智能制造\",\"FirstCategoryId\":\"1087\",\"ListUrlMain\":\"https://doi.org/10.1109/ESIME.2006.1644056\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"微纳电子与智能制造","FirstCategoryId":"1087","ListUrlMain":"https://doi.org/10.1109/ESIME.2006.1644056","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

只提供摘要形式。在新应用的压力下,半导体封装的发展已经取得了令人印象深刻的加速,结合了非常高的产量,创新和成本效益。传统的单芯片封装完成了其周期,达到了接近1的模包比。此外,金属丝键合技术正接近其物理极限,键合垫间距约为25-30微米。新的3D互连技术,如系统中封装(SiP)、包中封装(PoP)和包中封装(PiP),提供了在封装的三维空间中集成异构功能的独特优势,在某种程度上可以与芯片级集成(片上系统- SoC)相竞争。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Evolution of Semiconductor Packaging. Present and Future
Summary form only given. Evolution of semiconductor packaging has taken impressive acceleration, under the pressure of new applications, combining very high volumes, innovation and cost effectiveness. Conventional single chip package completed its cycle, by reaching a die-to-package ratio close to one. And also wire bonding technology is getting close to its physical limits, at about 25-30 micron bonding pad pitch. New 3D interconnection technologies, like system in package (SiP), package on package (PoP) and, package in package (PiP), offer the unique advantage of integrating heterogeneous functions in the three dimensions of the package, which can be in some extent competitive with chip-level integration (system on chip - SoC)
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
145
期刊最新文献
Front Matter: Volume 12072 Front Matter: Volume 12073 Multi-Energy Domain Modeling of Microdevices: Virtual Prototyping by Predictive Simulation A Monte Carlo Investigation of Nanocrystal Memory Reliability Difficulties on the estimation of the thermal structure function from noisy thermal impedance transients
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1