{"title":"基于R4MDC FFT的高速Bartlett谱密度估计器的硬件实现","authors":"Abdolvahab Khalili Sadaghiani, Samad Sheikhai","doi":"10.1109/IranianCEE.2019.8786645","DOIUrl":null,"url":null,"abstract":"Power spectrum analysis is a crucial matter in signal processing. In communication and biomedical signal processing, designing appropriate custom hardware for estimating signal is under everyday research. High frequency power spectrum estimator with embedded systems capabilities and for biomedical applications is the purpose of the current research. Nonparametric power spectral density estimation is the approach of this research in which no specific model is assumed in prior. This paper proposes a low power, high speed hardware with 125 MHz clock frequency rate, which its fast Fourier transform (FFT) engine is implemented with a radix-4 MDC structure. Bartlett method has been implemented in this research. The Artix-7 is the utilized FPGA in this research and VHDL is the used hardware design language. The proposed design computes Bartlett Power Spectral Density (PSD) estimation with only two added hardware units to a modified FFT engine. The offered limited power hardware performs well in small Word Length and high clock frequency.","PeriodicalId":6683,"journal":{"name":"2019 27th Iranian Conference on Electrical Engineering (ICEE)","volume":"26 1","pages":"1518-1522"},"PeriodicalIF":0.0000,"publicationDate":"2019-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Hardware Implementation of High Speed Bartlett Spectral Density Estimator Based on R4MDC FFT\",\"authors\":\"Abdolvahab Khalili Sadaghiani, Samad Sheikhai\",\"doi\":\"10.1109/IranianCEE.2019.8786645\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Power spectrum analysis is a crucial matter in signal processing. In communication and biomedical signal processing, designing appropriate custom hardware for estimating signal is under everyday research. High frequency power spectrum estimator with embedded systems capabilities and for biomedical applications is the purpose of the current research. Nonparametric power spectral density estimation is the approach of this research in which no specific model is assumed in prior. This paper proposes a low power, high speed hardware with 125 MHz clock frequency rate, which its fast Fourier transform (FFT) engine is implemented with a radix-4 MDC structure. Bartlett method has been implemented in this research. The Artix-7 is the utilized FPGA in this research and VHDL is the used hardware design language. The proposed design computes Bartlett Power Spectral Density (PSD) estimation with only two added hardware units to a modified FFT engine. The offered limited power hardware performs well in small Word Length and high clock frequency.\",\"PeriodicalId\":6683,\"journal\":{\"name\":\"2019 27th Iranian Conference on Electrical Engineering (ICEE)\",\"volume\":\"26 1\",\"pages\":\"1518-1522\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-04-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 27th Iranian Conference on Electrical Engineering (ICEE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IranianCEE.2019.8786645\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 27th Iranian Conference on Electrical Engineering (ICEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IranianCEE.2019.8786645","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Hardware Implementation of High Speed Bartlett Spectral Density Estimator Based on R4MDC FFT
Power spectrum analysis is a crucial matter in signal processing. In communication and biomedical signal processing, designing appropriate custom hardware for estimating signal is under everyday research. High frequency power spectrum estimator with embedded systems capabilities and for biomedical applications is the purpose of the current research. Nonparametric power spectral density estimation is the approach of this research in which no specific model is assumed in prior. This paper proposes a low power, high speed hardware with 125 MHz clock frequency rate, which its fast Fourier transform (FFT) engine is implemented with a radix-4 MDC structure. Bartlett method has been implemented in this research. The Artix-7 is the utilized FPGA in this research and VHDL is the used hardware design language. The proposed design computes Bartlett Power Spectral Density (PSD) estimation with only two added hardware units to a modified FFT engine. The offered limited power hardware performs well in small Word Length and high clock frequency.