5纳米栅极工程高k栅极氧化物堆SOI Fin-FET的性能分析

R. Lorenzo, Pidaparthy Vijaya
{"title":"5纳米栅极工程高k栅极氧化物堆SOI Fin-FET的性能分析","authors":"R. Lorenzo, Pidaparthy Vijaya","doi":"10.2174/2210681213666221221141546","DOIUrl":null,"url":null,"abstract":"\n\nThis paper analyses the performance of 5 nm gate length gate engineered oxide stack silicon on insulator (SOI) fin field-effect transistor (OS-Fin-FET) for the first time. The high dielectric (High-K) value of the material-based gate oxide stack structure increases both the analog and the radio frequency (RF) performance of the Fin-FET device when compared to standard single gate oxide material structures. The work function of the engineered gate structure further helps in advancing the performance of the device in terms of on current (Ion), off current (Ioff) and the ratio of Ion/Ioff. The proposed OS-FinFET device improves on current (Ion) of the device by 12% in comparison to the high-K dielectric gate oxide-based FinFET device. Simulation of the device is further extended to study different electrical characteristics of the proposed device under other biasing conditions, to estimate enhanced analog and RF performance where the device is highly suitable for low power and high-speed applications. Overall, the proposed device shows improvement in existing architectures of the devices. Technology computer-aided design (TCAD) tool is used to perform entire simulations of the proposed device with 5 nm gate length.\n\n\n\nTo enhance analog and RF performance of the Fin-FET device at 5 nm gate length.\n\n\n\nDesign of the sub-10 nm Fin-FET device undergoes charge shearing phenomena because of the minimum distance between source and drain. This problem is addressed by using High-K spacer over substrate but it leads to increase in the channel resistance and adverse short channel effects. A combination of different high-K dielectric materials can eliminate this performance. Hence most of the studies concentrated on spacer region and failed to consider channel region. This study tries to improve analog performance of the device using the approach of gate engineering with gate stack approach.\n\n\n\nThe main objective of this study is to increase on current (Ion) of the device by implementing gate engineering approach, by choosing dual work function-based gate with oxide stack approach. The High-K dielectric material-based gate oxide reduces leakage current, decreases off current which will increase the ratio of Ion/Ioff.\n\n\n\nThe dual work function gate material is taken with gate oxide stack approach by considering different High-K dielectric materials like HfO2, TiO2 with thin SiO2 layer as the interactive layer. Simulation of the device is carried out using TCAD Tool and results are compared with existing literature, to validate the results.\n\n\n\nThe proposed architecture of the Fin-FET device delivers excellent results in terms of on current and subthreshold characteristics compared to existing literature. The proposed device gives high on current of 0.027 A and current ratio of 1.08X104.\n\n\n\nA complete comparative analysis is carried out with existing literature on the proposed device, where the proposed device resulted in high performance. The proposed device improves 12% compared to existing literature, which is highly suitable for low power applications.\n","PeriodicalId":38913,"journal":{"name":"Nanoscience and Nanotechnology - Asia","volume":"9 1","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2022-12-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Performance Analysis of gate engineered High-K gate oxide stack SOI Fin-FET for 5 nm Technology\",\"authors\":\"R. Lorenzo, Pidaparthy Vijaya\",\"doi\":\"10.2174/2210681213666221221141546\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"\\n\\nThis paper analyses the performance of 5 nm gate length gate engineered oxide stack silicon on insulator (SOI) fin field-effect transistor (OS-Fin-FET) for the first time. The high dielectric (High-K) value of the material-based gate oxide stack structure increases both the analog and the radio frequency (RF) performance of the Fin-FET device when compared to standard single gate oxide material structures. The work function of the engineered gate structure further helps in advancing the performance of the device in terms of on current (Ion), off current (Ioff) and the ratio of Ion/Ioff. The proposed OS-FinFET device improves on current (Ion) of the device by 12% in comparison to the high-K dielectric gate oxide-based FinFET device. Simulation of the device is further extended to study different electrical characteristics of the proposed device under other biasing conditions, to estimate enhanced analog and RF performance where the device is highly suitable for low power and high-speed applications. Overall, the proposed device shows improvement in existing architectures of the devices. Technology computer-aided design (TCAD) tool is used to perform entire simulations of the proposed device with 5 nm gate length.\\n\\n\\n\\nTo enhance analog and RF performance of the Fin-FET device at 5 nm gate length.\\n\\n\\n\\nDesign of the sub-10 nm Fin-FET device undergoes charge shearing phenomena because of the minimum distance between source and drain. This problem is addressed by using High-K spacer over substrate but it leads to increase in the channel resistance and adverse short channel effects. A combination of different high-K dielectric materials can eliminate this performance. Hence most of the studies concentrated on spacer region and failed to consider channel region. This study tries to improve analog performance of the device using the approach of gate engineering with gate stack approach.\\n\\n\\n\\nThe main objective of this study is to increase on current (Ion) of the device by implementing gate engineering approach, by choosing dual work function-based gate with oxide stack approach. The High-K dielectric material-based gate oxide reduces leakage current, decreases off current which will increase the ratio of Ion/Ioff.\\n\\n\\n\\nThe dual work function gate material is taken with gate oxide stack approach by considering different High-K dielectric materials like HfO2, TiO2 with thin SiO2 layer as the interactive layer. Simulation of the device is carried out using TCAD Tool and results are compared with existing literature, to validate the results.\\n\\n\\n\\nThe proposed architecture of the Fin-FET device delivers excellent results in terms of on current and subthreshold characteristics compared to existing literature. The proposed device gives high on current of 0.027 A and current ratio of 1.08X104.\\n\\n\\n\\nA complete comparative analysis is carried out with existing literature on the proposed device, where the proposed device resulted in high performance. The proposed device improves 12% compared to existing literature, which is highly suitable for low power applications.\\n\",\"PeriodicalId\":38913,\"journal\":{\"name\":\"Nanoscience and Nanotechnology - Asia\",\"volume\":\"9 1\",\"pages\":\"\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-12-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Nanoscience and Nanotechnology - Asia\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.2174/2210681213666221221141546\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"Engineering\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Nanoscience and Nanotechnology - Asia","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.2174/2210681213666221221141546","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"Engineering","Score":null,"Total":0}
引用次数: 0

摘要

本文首次分析了5nm栅长栅工程氧化物堆硅在绝缘体(SOI)翅片场效应晶体管(OS-Fin-FET)上的性能。与标准的单栅极氧化物材料结构相比,基于材料的栅极氧化物堆叠结构的高介电(high - k)值提高了Fin-FET器件的模拟性能和射频(RF)性能。工程栅极结构的工作功能进一步有助于提高器件在导通电流(Ion)、关断电流(Ioff)和离子/Ioff比方面的性能。与基于高k介电栅氧化物的FinFET器件相比,所提出的OS-FinFET器件的电流(Ion)提高了12%。进一步扩展了对该器件的仿真,以研究所提出器件在其他偏置条件下的不同电气特性,以估计该器件非常适合低功耗和高速应用的增强模拟和射频性能。总体而言,所提出的器件显示了现有器件架构的改进。利用计算机辅助设计(TCAD)工具对该器件的栅极长度为5nm的器件进行了完整的仿真。在栅极长度为5nm时,提高Fin-FET器件的模拟和射频性能。由于源极和漏极之间的距离最小,在设计10 nm以下的Fin-FET器件时出现了电荷剪切现象。这个问题可以通过在衬底上使用高k间隔层来解决,但它会导致通道电阻的增加和不利的短通道效应。不同的高k介电材料的组合可以消除这种性能。因此,大多数研究都集中在间隔区域,而没有考虑通道区域。本研究尝试利用栅极工程与栅极堆叠的方法来改善器件的模拟性能。本研究的主要目的是通过栅极工程方法,选择基于双功功能的栅极和氧化物堆方法来增加器件的电流(离子)。高k介电材料基栅氧化物降低了漏电流,减小了关断电流,提高了离子/关断比。考虑HfO2、TiO2等不同的高k介电材料与薄SiO2层作为相互作用层,采用栅极氧化物叠加的方法制备双功函数栅极材料。利用TCAD工具对该装置进行了仿真,并将仿真结果与已有文献进行了比较,验证了仿真结果的正确性。与现有文献相比,所提出的Fin-FET器件结构在电流和亚阈值特性方面提供了出色的结果。所提出的器件提供0.027 A的高电流和1.08X104的电流比。一个完整的比较分析进行了与现有文献中所建议的设备,其中所建议的设备导致高性能。与现有文献相比,所提出的器件提高了12%,非常适合低功耗应用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Performance Analysis of gate engineered High-K gate oxide stack SOI Fin-FET for 5 nm Technology
This paper analyses the performance of 5 nm gate length gate engineered oxide stack silicon on insulator (SOI) fin field-effect transistor (OS-Fin-FET) for the first time. The high dielectric (High-K) value of the material-based gate oxide stack structure increases both the analog and the radio frequency (RF) performance of the Fin-FET device when compared to standard single gate oxide material structures. The work function of the engineered gate structure further helps in advancing the performance of the device in terms of on current (Ion), off current (Ioff) and the ratio of Ion/Ioff. The proposed OS-FinFET device improves on current (Ion) of the device by 12% in comparison to the high-K dielectric gate oxide-based FinFET device. Simulation of the device is further extended to study different electrical characteristics of the proposed device under other biasing conditions, to estimate enhanced analog and RF performance where the device is highly suitable for low power and high-speed applications. Overall, the proposed device shows improvement in existing architectures of the devices. Technology computer-aided design (TCAD) tool is used to perform entire simulations of the proposed device with 5 nm gate length. To enhance analog and RF performance of the Fin-FET device at 5 nm gate length. Design of the sub-10 nm Fin-FET device undergoes charge shearing phenomena because of the minimum distance between source and drain. This problem is addressed by using High-K spacer over substrate but it leads to increase in the channel resistance and adverse short channel effects. A combination of different high-K dielectric materials can eliminate this performance. Hence most of the studies concentrated on spacer region and failed to consider channel region. This study tries to improve analog performance of the device using the approach of gate engineering with gate stack approach. The main objective of this study is to increase on current (Ion) of the device by implementing gate engineering approach, by choosing dual work function-based gate with oxide stack approach. The High-K dielectric material-based gate oxide reduces leakage current, decreases off current which will increase the ratio of Ion/Ioff. The dual work function gate material is taken with gate oxide stack approach by considering different High-K dielectric materials like HfO2, TiO2 with thin SiO2 layer as the interactive layer. Simulation of the device is carried out using TCAD Tool and results are compared with existing literature, to validate the results. The proposed architecture of the Fin-FET device delivers excellent results in terms of on current and subthreshold characteristics compared to existing literature. The proposed device gives high on current of 0.027 A and current ratio of 1.08X104. A complete comparative analysis is carried out with existing literature on the proposed device, where the proposed device resulted in high performance. The proposed device improves 12% compared to existing literature, which is highly suitable for low power applications.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
Nanoscience and Nanotechnology - Asia
Nanoscience and Nanotechnology - Asia Engineering-Engineering (all)
CiteScore
1.90
自引率
0.00%
发文量
35
期刊介绍: Nanoscience & Nanotechnology-Asia publishes expert reviews, original research articles, letters and guest edited issues on all the most recent advances in nanoscience and nanotechnology with an emphasis on research in Asia and Japan. All aspects of the field are represented including chemistry, physics, materials science, biology and engineering mainly covering the following; synthesis, characterization, assembly, theory, and simulation of nanostructures (nanomaterials and assemblies, nanodevices, nano-bubbles, nano-droplets, nanofluidics, and self-assembled structures), nanofabrication, nanobiotechnology, nanomedicine and methods and tools for nanoscience and nanotechnology.
期刊最新文献
A Review on Novel Nanofiber-based Dermal Applications: Utilization of Polysaccharides Nanotechnology: A Promising Area in Medical Science Investigation of Therapeutic Potential of Biosynthesized Silver and Gold Nanoparticles Using Extract of Wrightia tinctoria Lipid-based Nanoparticles (LNP) Structures used for Drug Delivery and Targeting: Clinical Trials and Patents Metal-based nanoparticles in the treatment of infectious diseases
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1