{"title":"新兴晶体管结构中离子液体/离子凝胶门控的机遇","authors":"Rachel Owyeung, S. Sonkusale, M. Panzer","doi":"10.1116/6.0000678","DOIUrl":null,"url":null,"abstract":"Ionic liquid/ionogel gate dielectrics can provide significant advantages for transistor architectures that utilize high surface area semiconductors and/or nonplanar substrates because of their cleanroom-free, liquid-based processability and their inherently large electrostatic double layer capacitance. These attributes of ionogels have already enabled the facile fabrication of several up-and-coming transistor devices geometries for which a highly conformal interface between the electrolyte gate dielectric and the semiconductor is readily achievable, and remote gating with a nonaligned gate electrode is possible. Further, ionogel gating can improve device performance to maximize current densities at low operating voltages. This Perspective highlights three classes of emerging transistor architectures, namely, vertical transistors, surround gate transistors, and thread/fiber-based transistors, and provides several key examples of instances where ionogel gating has either already enabled or still stands to improve device fabrication and performance.","PeriodicalId":17652,"journal":{"name":"Journal of Vacuum Science & Technology. B. Nanotechnology and Microelectronics: Materials, Processing, Measurement, and Phenomena","volume":"79 1","pages":"011001"},"PeriodicalIF":0.0000,"publicationDate":"2021-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Opportunities for ionic liquid/ionogel gating of emerging transistor architectures\",\"authors\":\"Rachel Owyeung, S. Sonkusale, M. Panzer\",\"doi\":\"10.1116/6.0000678\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Ionic liquid/ionogel gate dielectrics can provide significant advantages for transistor architectures that utilize high surface area semiconductors and/or nonplanar substrates because of their cleanroom-free, liquid-based processability and their inherently large electrostatic double layer capacitance. These attributes of ionogels have already enabled the facile fabrication of several up-and-coming transistor devices geometries for which a highly conformal interface between the electrolyte gate dielectric and the semiconductor is readily achievable, and remote gating with a nonaligned gate electrode is possible. Further, ionogel gating can improve device performance to maximize current densities at low operating voltages. This Perspective highlights three classes of emerging transistor architectures, namely, vertical transistors, surround gate transistors, and thread/fiber-based transistors, and provides several key examples of instances where ionogel gating has either already enabled or still stands to improve device fabrication and performance.\",\"PeriodicalId\":17652,\"journal\":{\"name\":\"Journal of Vacuum Science & Technology. B. Nanotechnology and Microelectronics: Materials, Processing, Measurement, and Phenomena\",\"volume\":\"79 1\",\"pages\":\"011001\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Journal of Vacuum Science & Technology. B. Nanotechnology and Microelectronics: Materials, Processing, Measurement, and Phenomena\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1116/6.0000678\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Journal of Vacuum Science & Technology. B. Nanotechnology and Microelectronics: Materials, Processing, Measurement, and Phenomena","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1116/6.0000678","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Opportunities for ionic liquid/ionogel gating of emerging transistor architectures
Ionic liquid/ionogel gate dielectrics can provide significant advantages for transistor architectures that utilize high surface area semiconductors and/or nonplanar substrates because of their cleanroom-free, liquid-based processability and their inherently large electrostatic double layer capacitance. These attributes of ionogels have already enabled the facile fabrication of several up-and-coming transistor devices geometries for which a highly conformal interface between the electrolyte gate dielectric and the semiconductor is readily achievable, and remote gating with a nonaligned gate electrode is possible. Further, ionogel gating can improve device performance to maximize current densities at low operating voltages. This Perspective highlights three classes of emerging transistor architectures, namely, vertical transistors, surround gate transistors, and thread/fiber-based transistors, and provides several key examples of instances where ionogel gating has either already enabled or still stands to improve device fabrication and performance.