一种新型扇出式WLCSP结构的设计与分析

C. Yuan, G.Q. Zhang, Ching-Shun Huang, Chun-Hui Yu, Chin-Cheng Yang, Wen-Kung Yang, M. Yew, C. Chou, K. Chiang
{"title":"一种新型扇出式WLCSP结构的设计与分析","authors":"C. Yuan, G.Q. Zhang, Ching-Shun Huang, Chun-Hui Yu, Chin-Cheng Yang, Wen-Kung Yang, M. Yew, C. Chou, K. Chiang","doi":"10.1109/ESIME.2006.1643970","DOIUrl":null,"url":null,"abstract":"A novel wafer level chip scaled packaging (WLCSP) having the capability of the redistributing the electrical circuit is proposed herein to resolve the problem of assembling a fine pitched chip to a coarse pitched substrate. In the fan-out WLCSP, the chip is first attached to a specific 8\" chip carrier, and then the trench between the chips are filled by the filler polymer. The solder bumps could be located on both the filler polymer and chip surface, but the fabrication of the fan-out WLCSP is similar to the conventional 8\" WLCSP process. Because the packaging structure of the fan-out WLCSP differs from the conventional one, a series of coplanity and solder joint height experiment is conducted to verify the capability of mounting the said structure to the substrate. The experimental results indicated that the derivation of the fan-out WLCSP is approximated plusmn0.01 mm, which is acceptable in the surface mount technology of the substrate. Moreover, the nonlinear finite element (FE) method is applied to analyze the mechanical characteristics of the fan-out WLCSP. Moreover, both the solder joint reliability and the trace stress while the external thermal cycling loading is considered. The simulation result indicates that the distance between the solder joint and the edge of the chip and filler polymer was more sensitive than other the design parameters, and the said distance parameter would dominate the mechanical characteristic of the fan-out WLCSP","PeriodicalId":60796,"journal":{"name":"微纳电子与智能制造","volume":"49 1","pages":"1-8"},"PeriodicalIF":0.0000,"publicationDate":"2006-04-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"Design and Analysis of a novel fan-out WLCSP structure\",\"authors\":\"C. Yuan, G.Q. Zhang, Ching-Shun Huang, Chun-Hui Yu, Chin-Cheng Yang, Wen-Kung Yang, M. Yew, C. Chou, K. Chiang\",\"doi\":\"10.1109/ESIME.2006.1643970\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A novel wafer level chip scaled packaging (WLCSP) having the capability of the redistributing the electrical circuit is proposed herein to resolve the problem of assembling a fine pitched chip to a coarse pitched substrate. In the fan-out WLCSP, the chip is first attached to a specific 8\\\" chip carrier, and then the trench between the chips are filled by the filler polymer. The solder bumps could be located on both the filler polymer and chip surface, but the fabrication of the fan-out WLCSP is similar to the conventional 8\\\" WLCSP process. Because the packaging structure of the fan-out WLCSP differs from the conventional one, a series of coplanity and solder joint height experiment is conducted to verify the capability of mounting the said structure to the substrate. The experimental results indicated that the derivation of the fan-out WLCSP is approximated plusmn0.01 mm, which is acceptable in the surface mount technology of the substrate. Moreover, the nonlinear finite element (FE) method is applied to analyze the mechanical characteristics of the fan-out WLCSP. Moreover, both the solder joint reliability and the trace stress while the external thermal cycling loading is considered. The simulation result indicates that the distance between the solder joint and the edge of the chip and filler polymer was more sensitive than other the design parameters, and the said distance parameter would dominate the mechanical characteristic of the fan-out WLCSP\",\"PeriodicalId\":60796,\"journal\":{\"name\":\"微纳电子与智能制造\",\"volume\":\"49 1\",\"pages\":\"1-8\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-04-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"微纳电子与智能制造\",\"FirstCategoryId\":\"1087\",\"ListUrlMain\":\"https://doi.org/10.1109/ESIME.2006.1643970\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"微纳电子与智能制造","FirstCategoryId":"1087","ListUrlMain":"https://doi.org/10.1109/ESIME.2006.1643970","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10

摘要

本文提出了一种具有电路再分配能力的晶圆级芯片缩放封装(WLCSP),以解决将细坡芯片组装到粗坡衬底上的问题。在扇形输出的WLCSP中,芯片首先连接到特定的8”芯片载体上,然后芯片之间的沟槽由填充聚合物填充。焊料凸起可以位于填充聚合物和芯片表面,但扇形WLCSP的制造与传统的8”WLCSP工艺相似。由于扇出式WLCSP封装结构与传统的封装结构不同,为了验证该封装结构在基板上的安装能力,进行了一系列的共平面度和焊点高度实验。实验结果表明,扇形输出WLCSP的导数近似为±0.01 mm,在衬底表面贴装技术中是可以接受的。此外,采用非线性有限元法对扇形外露式悬臂梁的力学特性进行了分析。此外,还考虑了外部热循环加载时焊点的可靠性和痕迹应力。仿真结果表明,焊点与芯片和填充聚合物边缘之间的距离比其他设计参数更为敏感,并且该距离参数将主导扇形WLCSP的力学特性
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Design and Analysis of a novel fan-out WLCSP structure
A novel wafer level chip scaled packaging (WLCSP) having the capability of the redistributing the electrical circuit is proposed herein to resolve the problem of assembling a fine pitched chip to a coarse pitched substrate. In the fan-out WLCSP, the chip is first attached to a specific 8" chip carrier, and then the trench between the chips are filled by the filler polymer. The solder bumps could be located on both the filler polymer and chip surface, but the fabrication of the fan-out WLCSP is similar to the conventional 8" WLCSP process. Because the packaging structure of the fan-out WLCSP differs from the conventional one, a series of coplanity and solder joint height experiment is conducted to verify the capability of mounting the said structure to the substrate. The experimental results indicated that the derivation of the fan-out WLCSP is approximated plusmn0.01 mm, which is acceptable in the surface mount technology of the substrate. Moreover, the nonlinear finite element (FE) method is applied to analyze the mechanical characteristics of the fan-out WLCSP. Moreover, both the solder joint reliability and the trace stress while the external thermal cycling loading is considered. The simulation result indicates that the distance between the solder joint and the edge of the chip and filler polymer was more sensitive than other the design parameters, and the said distance parameter would dominate the mechanical characteristic of the fan-out WLCSP
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
145
期刊最新文献
Front Matter: Volume 12072 Front Matter: Volume 12073 Multi-Energy Domain Modeling of Microdevices: Virtual Prototyping by Predictive Simulation A Monte Carlo Investigation of Nanocrystal Memory Reliability Difficulties on the estimation of the thermal structure function from noisy thermal impedance transients
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1