基于65nm CMOS的4× 25- 28gb /s 4.9mW/Gb/s−9.7dBm高灵敏度光接收器,用于板对板互连

T. Takemoto, H. Yamashita, T. Yazaki, N. Chujo, Yong Lee, Y. Matsuoka
{"title":"基于65nm CMOS的4× 25- 28gb /s 4.9mW/Gb/s−9.7dBm高灵敏度光接收器,用于板对板互连","authors":"T. Takemoto, H. Yamashita, T. Yazaki, N. Chujo, Yong Lee, Y. Matsuoka","doi":"10.1109/ISSCC.2013.6487662","DOIUrl":null,"url":null,"abstract":"Growing data traffic requires low-power 25Gb/s-class optical interconnects for board-to-board transmission inside ICT systems [1-4]. The main power consumption of an optical link strongly depends on the sensitivity of the TIA; thus, development of a high-sensitivity TIA is a key to creating a low-power optical link., There are two challenges concerning the design of such a TIA: (1) improving the sensitivity of TIA without sacrificing bandwidth and (2) suppressing ISI due to insertion loss. To address these two issues, a 4×25Gb/s CMOS optical receiver (RX), which includes a four-channel TIA and a PD array operating at 1.3μm wavelength, is developed. The key components of the TIA are an automatic-decision-threshold control (ATC) with an offset canceller and low-voltage output driver (Drv) with peaking value of 7.7dB at 12.5GHz, achieved by separating equalizer (EQ) function and output buffer (BUF). The TIA attains a sensitivity of -9.7dBm (86μApp) optical modulation amplitude (OMA) and an eye opening of 65% at 25Gb/s. Operation at 28Gb/s with sensitivity of -8.2dBm (121μApp) OMA is also confirmed.","PeriodicalId":6378,"journal":{"name":"2013 IEEE International Solid-State Circuits Conference Digest of Technical Papers","volume":"47 1","pages":"118-119"},"PeriodicalIF":0.0000,"publicationDate":"2013-03-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"44","resultStr":"{\"title\":\"A 4× 25-to-28Gb/s 4.9mW/Gb/s −9.7dBm high-sensitivity optical receiver based on 65nm CMOS for board-to-board interconnects\",\"authors\":\"T. Takemoto, H. Yamashita, T. Yazaki, N. Chujo, Yong Lee, Y. Matsuoka\",\"doi\":\"10.1109/ISSCC.2013.6487662\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Growing data traffic requires low-power 25Gb/s-class optical interconnects for board-to-board transmission inside ICT systems [1-4]. The main power consumption of an optical link strongly depends on the sensitivity of the TIA; thus, development of a high-sensitivity TIA is a key to creating a low-power optical link., There are two challenges concerning the design of such a TIA: (1) improving the sensitivity of TIA without sacrificing bandwidth and (2) suppressing ISI due to insertion loss. To address these two issues, a 4×25Gb/s CMOS optical receiver (RX), which includes a four-channel TIA and a PD array operating at 1.3μm wavelength, is developed. The key components of the TIA are an automatic-decision-threshold control (ATC) with an offset canceller and low-voltage output driver (Drv) with peaking value of 7.7dB at 12.5GHz, achieved by separating equalizer (EQ) function and output buffer (BUF). The TIA attains a sensitivity of -9.7dBm (86μApp) optical modulation amplitude (OMA) and an eye opening of 65% at 25Gb/s. Operation at 28Gb/s with sensitivity of -8.2dBm (121μApp) OMA is also confirmed.\",\"PeriodicalId\":6378,\"journal\":{\"name\":\"2013 IEEE International Solid-State Circuits Conference Digest of Technical Papers\",\"volume\":\"47 1\",\"pages\":\"118-119\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-03-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"44\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE International Solid-State Circuits Conference Digest of Technical Papers\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISSCC.2013.6487662\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE International Solid-State Circuits Conference Digest of Technical Papers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC.2013.6487662","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 44

摘要

不断增长的数据流量需要低功耗25Gb/s级光互连来实现ICT系统内的板对板传输[1-4]。光链路的主要功耗很大程度上取决于TIA的灵敏度;因此,开发高灵敏度TIA是创建低功耗光链路的关键。设计这样的TIA有两个挑战:(1)在不牺牲带宽的情况下提高TIA的灵敏度;(2)抑制由于插入损耗引起的ISI。为了解决这两个问题,我们开发了一个4×25Gb/s CMOS光接收器(RX),它包括一个四通道TIA和一个工作在1.3μm波长的PD阵列。TIA的关键部件是带有偏移抵消器的自动决策阈值控制(ATC)和12.5GHz时峰值为7.7dB的低压输出驱动器(Drv),通过分离均衡器(EQ)功能和输出缓冲器(BUF)实现。在25Gb/s速率下,TIA的光调制幅度(OMA)灵敏度为-9.7dBm (86μApp),睁眼率为65%。在28Gb/s下工作,灵敏度为-8.2dBm (121μApp) OMA。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A 4× 25-to-28Gb/s 4.9mW/Gb/s −9.7dBm high-sensitivity optical receiver based on 65nm CMOS for board-to-board interconnects
Growing data traffic requires low-power 25Gb/s-class optical interconnects for board-to-board transmission inside ICT systems [1-4]. The main power consumption of an optical link strongly depends on the sensitivity of the TIA; thus, development of a high-sensitivity TIA is a key to creating a low-power optical link., There are two challenges concerning the design of such a TIA: (1) improving the sensitivity of TIA without sacrificing bandwidth and (2) suppressing ISI due to insertion loss. To address these two issues, a 4×25Gb/s CMOS optical receiver (RX), which includes a four-channel TIA and a PD array operating at 1.3μm wavelength, is developed. The key components of the TIA are an automatic-decision-threshold control (ATC) with an offset canceller and low-voltage output driver (Drv) with peaking value of 7.7dB at 12.5GHz, achieved by separating equalizer (EQ) function and output buffer (BUF). The TIA attains a sensitivity of -9.7dBm (86μApp) optical modulation amplitude (OMA) and an eye opening of 65% at 25Gb/s. Operation at 28Gb/s with sensitivity of -8.2dBm (121μApp) OMA is also confirmed.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A CMOS dual-switching power-supply modulator with 8% efficiency improvement for 20MHz LTE Envelope Tracking RF power amplifiers A 3.4pJ FeRAM-enabled D flip-flop in 0.13µm CMOS for nonvolatile processing in digital systems Razor-lite: A side-channel error-detection register for timing-margin recovery in 45nm SOI CMOS Self-super-cutoff power gating with state retention on a 0.3V 0.29fJ/cycle/gate 32b RISC core in 0.13µm CMOS A fully intraocular 0.0169mm2/pixel 512-channel self-calibrating epiretinal prosthesis in 65nm CMOS
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1