{"title":"基于fpga的低频高频降压变换器滑模控制器设计","authors":"Rao K. Shubha, A. Prabhu, V. S. Chakravarthi","doi":"10.1109/ICPACE.2015.7274933","DOIUrl":null,"url":null,"abstract":"This paper presents the digital design of Sliding Mode Controller (SMC) for synchronous buck converter for high switching frequency and low-voltage applications. The buck converter is designed for a switching frequency of 3 MHz. It steps down an input voltage of 3.6V to an output voltage of 0.9V with duty ratio of 25% and maximum load current of 800mA. It utilizes a hybrid digital pulse width modulator (DPWM) consisting of second order sigma-delta modulator (Σ-Δ DPWM) with counter comparator block. Both digital SMC and Σ-Δ DPWM are realized and validated on Field Programmable Gate Arrays (FPGA) using Xilinx system generator tool. Using digital SMC and Σ-Δ DPWM, an Undershoot of 0.27% and Settling Time of 4μs is achieved for load variations of 0.3A to 0.4A. The performance of SM controller is compared with conventional PID controller in terms of dynamic response for load variations. It is shown that SM control provides consistent dynamic performance over a wide range of load variations.","PeriodicalId":6644,"journal":{"name":"2015 International Conference on Power and Advanced Control Engineering (ICPACE)","volume":"25 1","pages":"147-151"},"PeriodicalIF":0.0000,"publicationDate":"2015-09-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design of FPGA-based sliding mode controller for low-voltage high-frequency buck converter\",\"authors\":\"Rao K. Shubha, A. Prabhu, V. S. Chakravarthi\",\"doi\":\"10.1109/ICPACE.2015.7274933\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents the digital design of Sliding Mode Controller (SMC) for synchronous buck converter for high switching frequency and low-voltage applications. The buck converter is designed for a switching frequency of 3 MHz. It steps down an input voltage of 3.6V to an output voltage of 0.9V with duty ratio of 25% and maximum load current of 800mA. It utilizes a hybrid digital pulse width modulator (DPWM) consisting of second order sigma-delta modulator (Σ-Δ DPWM) with counter comparator block. Both digital SMC and Σ-Δ DPWM are realized and validated on Field Programmable Gate Arrays (FPGA) using Xilinx system generator tool. Using digital SMC and Σ-Δ DPWM, an Undershoot of 0.27% and Settling Time of 4μs is achieved for load variations of 0.3A to 0.4A. The performance of SM controller is compared with conventional PID controller in terms of dynamic response for load variations. It is shown that SM control provides consistent dynamic performance over a wide range of load variations.\",\"PeriodicalId\":6644,\"journal\":{\"name\":\"2015 International Conference on Power and Advanced Control Engineering (ICPACE)\",\"volume\":\"25 1\",\"pages\":\"147-151\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-09-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 International Conference on Power and Advanced Control Engineering (ICPACE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICPACE.2015.7274933\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Power and Advanced Control Engineering (ICPACE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICPACE.2015.7274933","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design of FPGA-based sliding mode controller for low-voltage high-frequency buck converter
This paper presents the digital design of Sliding Mode Controller (SMC) for synchronous buck converter for high switching frequency and low-voltage applications. The buck converter is designed for a switching frequency of 3 MHz. It steps down an input voltage of 3.6V to an output voltage of 0.9V with duty ratio of 25% and maximum load current of 800mA. It utilizes a hybrid digital pulse width modulator (DPWM) consisting of second order sigma-delta modulator (Σ-Δ DPWM) with counter comparator block. Both digital SMC and Σ-Δ DPWM are realized and validated on Field Programmable Gate Arrays (FPGA) using Xilinx system generator tool. Using digital SMC and Σ-Δ DPWM, an Undershoot of 0.27% and Settling Time of 4μs is achieved for load variations of 0.3A to 0.4A. The performance of SM controller is compared with conventional PID controller in terms of dynamic response for load variations. It is shown that SM control provides consistent dynamic performance over a wide range of load variations.