Prashant Kumar, N. Bhandari, Lokesh Bhargav, Rashmi Rathi, S. C. Yadav
{"title":"采用通型晶体管设计低功耗、面积高效的半加法器,并对各性能参数进行了比较","authors":"Prashant Kumar, N. Bhandari, Lokesh Bhargav, Rashmi Rathi, S. C. Yadav","doi":"10.1109/CCAA.2017.8230033","DOIUrl":null,"url":null,"abstract":"The main objective of this paper is to design the low power consumption and less area occupied combinational circuit here we designed half adder circuit using three different logic styles: CMOS NAND gate logic, CMOS transmission gate logic, and NMOS pass transistor logic. All the circuits are simulated and compared by using Cadence Virtuoso IC 6.1.5, 180nm CMOS Technology with the supply voltage of 5 V. In this paper we compare different performance parameters of these three logic styles, like power consumption, Number of transistors, propagation delay, rise time, fall time etc.","PeriodicalId":6627,"journal":{"name":"2017 International Conference on Computing, Communication and Automation (ICCCA)","volume":"76 1","pages":"1477-1482"},"PeriodicalIF":0.0000,"publicationDate":"2017-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Design of low power and area efficient half adder using pass transistor and comparison of various performance parameters\",\"authors\":\"Prashant Kumar, N. Bhandari, Lokesh Bhargav, Rashmi Rathi, S. C. Yadav\",\"doi\":\"10.1109/CCAA.2017.8230033\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The main objective of this paper is to design the low power consumption and less area occupied combinational circuit here we designed half adder circuit using three different logic styles: CMOS NAND gate logic, CMOS transmission gate logic, and NMOS pass transistor logic. All the circuits are simulated and compared by using Cadence Virtuoso IC 6.1.5, 180nm CMOS Technology with the supply voltage of 5 V. In this paper we compare different performance parameters of these three logic styles, like power consumption, Number of transistors, propagation delay, rise time, fall time etc.\",\"PeriodicalId\":6627,\"journal\":{\"name\":\"2017 International Conference on Computing, Communication and Automation (ICCCA)\",\"volume\":\"76 1\",\"pages\":\"1477-1482\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-05-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 International Conference on Computing, Communication and Automation (ICCCA)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CCAA.2017.8230033\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Conference on Computing, Communication and Automation (ICCCA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CCAA.2017.8230033","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
摘要
本文的主要目标是设计低功耗和占地面积少的组合电路,在这里我们设计了半加法器电路,采用三种不同的逻辑风格:CMOS NAND门逻辑,CMOS传输门逻辑和NMOS通管逻辑。采用Cadence Virtuoso IC 6.1.5, 180nm CMOS技术,电源电压为5v,对所有电路进行了仿真和比较。在本文中,我们比较了这三种逻辑方式的不同性能参数,如功耗、晶体管数量、传播延迟、上升时间、下降时间等。
Design of low power and area efficient half adder using pass transistor and comparison of various performance parameters
The main objective of this paper is to design the low power consumption and less area occupied combinational circuit here we designed half adder circuit using three different logic styles: CMOS NAND gate logic, CMOS transmission gate logic, and NMOS pass transistor logic. All the circuits are simulated and compared by using Cadence Virtuoso IC 6.1.5, 180nm CMOS Technology with the supply voltage of 5 V. In this paper we compare different performance parameters of these three logic styles, like power consumption, Number of transistors, propagation delay, rise time, fall time etc.