Sudhakar Alluri, K. Mounika, B. Balaji, D. Mamatha
{"title":"VLSI电路中多路复用器结构的优化","authors":"Sudhakar Alluri, K. Mounika, B. Balaji, D. Mamatha","doi":"10.1063/5.0059332","DOIUrl":null,"url":null,"abstract":"In this paper, we develop n variable logic function using Multiplexer which is used to implement (n-1) variable Multiplexer. This reduces the architecture for implementation of any logic in gate level and thereby makes the hardware of the circuit less complex. This method also effects on area, power, delay which makes the system more efficient and reliable. Initially the three variable logic functions are implemented using 8x1 Multiplexer and then after the same logic is implemented using 4x1 Multiplexer. By this method of implementation, power is decreased by 10%, I/O Blocks are reduced by 20% and dynamic power consumption is reduced by 4% reduced which were shown in results. In our paper, the various parameters are compared and analyzed using Vivado tool.","PeriodicalId":21797,"journal":{"name":"SEVENTH INTERNATIONAL SYMPOSIUM ON NEGATIVE IONS, BEAMS AND SOURCES (NIBS 2020)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2021-07-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Optimization of multiplexer architecture in VLSI circuits\",\"authors\":\"Sudhakar Alluri, K. Mounika, B. Balaji, D. Mamatha\",\"doi\":\"10.1063/5.0059332\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we develop n variable logic function using Multiplexer which is used to implement (n-1) variable Multiplexer. This reduces the architecture for implementation of any logic in gate level and thereby makes the hardware of the circuit less complex. This method also effects on area, power, delay which makes the system more efficient and reliable. Initially the three variable logic functions are implemented using 8x1 Multiplexer and then after the same logic is implemented using 4x1 Multiplexer. By this method of implementation, power is decreased by 10%, I/O Blocks are reduced by 20% and dynamic power consumption is reduced by 4% reduced which were shown in results. In our paper, the various parameters are compared and analyzed using Vivado tool.\",\"PeriodicalId\":21797,\"journal\":{\"name\":\"SEVENTH INTERNATIONAL SYMPOSIUM ON NEGATIVE IONS, BEAMS AND SOURCES (NIBS 2020)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-07-30\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"SEVENTH INTERNATIONAL SYMPOSIUM ON NEGATIVE IONS, BEAMS AND SOURCES (NIBS 2020)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1063/5.0059332\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"SEVENTH INTERNATIONAL SYMPOSIUM ON NEGATIVE IONS, BEAMS AND SOURCES (NIBS 2020)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1063/5.0059332","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Optimization of multiplexer architecture in VLSI circuits
In this paper, we develop n variable logic function using Multiplexer which is used to implement (n-1) variable Multiplexer. This reduces the architecture for implementation of any logic in gate level and thereby makes the hardware of the circuit less complex. This method also effects on area, power, delay which makes the system more efficient and reliable. Initially the three variable logic functions are implemented using 8x1 Multiplexer and then after the same logic is implemented using 4x1 Multiplexer. By this method of implementation, power is decreased by 10%, I/O Blocks are reduced by 20% and dynamic power consumption is reduced by 4% reduced which were shown in results. In our paper, the various parameters are compared and analyzed using Vivado tool.