一种可实现的数字气泡排序SAR ADC校准技术

Hua Fan, Yunan Wang, Xinjie Wu
{"title":"一种可实现的数字气泡排序SAR ADC校准技术","authors":"Hua Fan, Yunan Wang, Xinjie Wu","doi":"10.1109/ICICDT51558.2021.9626536","DOIUrl":null,"url":null,"abstract":"This paper proposes a SAR ADC front-end calibration technique based on sorting and recombination of capacitor arrays to mitigate the impact of capacitor mismatch on the performance of high-precision SAR ADCs. This method performs proper and effective sorting and reconstruction of the unit capacitors in the capacitor array before the SAR ADC performs data conversion. In addition, an achievable digital bubble sorting module is proposed to be used in this sorting scheme, which overcomes the limitation that the analog bubble sorting module cannot be applied to high-precision SAR ADC due to the complexity of the analog bubble sorting module. For the C-DAC using N unit capacitors, a digital bubble sorting circuit is used instead of an analog bubble sorting circuit, which can reduce the number of digital-to-analog connection signal lines from N2 to N. A 1 MS/s 8-bit SAR ADC is designed based on XFAB 0.18 μm process to verify this method. The results show that before and after calibration, SNDR is increased by 3.6 dB, SFDR is increased by 11.9 dB, and ENOB can reach 7.9. The method is simple and reliable, and is suitable for various SAR ADCs based on charge redistribution structures.","PeriodicalId":6737,"journal":{"name":"2021 International Conference on IC Design and Technology (ICICDT)","volume":"10 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2021-09-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A Realizable Digital Bubble Sorting SAR ADC Calibration Technology\",\"authors\":\"Hua Fan, Yunan Wang, Xinjie Wu\",\"doi\":\"10.1109/ICICDT51558.2021.9626536\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper proposes a SAR ADC front-end calibration technique based on sorting and recombination of capacitor arrays to mitigate the impact of capacitor mismatch on the performance of high-precision SAR ADCs. This method performs proper and effective sorting and reconstruction of the unit capacitors in the capacitor array before the SAR ADC performs data conversion. In addition, an achievable digital bubble sorting module is proposed to be used in this sorting scheme, which overcomes the limitation that the analog bubble sorting module cannot be applied to high-precision SAR ADC due to the complexity of the analog bubble sorting module. For the C-DAC using N unit capacitors, a digital bubble sorting circuit is used instead of an analog bubble sorting circuit, which can reduce the number of digital-to-analog connection signal lines from N2 to N. A 1 MS/s 8-bit SAR ADC is designed based on XFAB 0.18 μm process to verify this method. The results show that before and after calibration, SNDR is increased by 3.6 dB, SFDR is increased by 11.9 dB, and ENOB can reach 7.9. The method is simple and reliable, and is suitable for various SAR ADCs based on charge redistribution structures.\",\"PeriodicalId\":6737,\"journal\":{\"name\":\"2021 International Conference on IC Design and Technology (ICICDT)\",\"volume\":\"10 1\",\"pages\":\"1-4\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-09-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 International Conference on IC Design and Technology (ICICDT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICICDT51558.2021.9626536\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 International Conference on IC Design and Technology (ICICDT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICDT51558.2021.9626536","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

针对高精度SAR ADC中电容失配对性能的影响,提出了一种基于电容阵列排序和重组的SAR ADC前端标定技术。该方法在SAR ADC进行数据转换之前,对电容阵列中的单元电容进行了适当有效的排序和重构。此外,提出了一种可实现的数字冒泡排序模块用于该排序方案,克服了模拟冒泡排序模块由于模拟冒泡排序模块的复杂性而无法应用于高精度SAR ADC的限制。对于采用N单元电容的C-DAC,采用数字气泡分选电路代替模拟气泡分选电路,可将数模连接信号线数从N2减少到N,并设计了基于XFAB 0.18 μm工艺的1 MS/s 8位SAR ADC来验证该方法。结果表明,标定前后,SNDR提高了3.6 dB, SFDR提高了11.9 dB, ENOB可达到7.9。该方法简单可靠,适用于各种基于电荷重分配结构的SAR adc。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A Realizable Digital Bubble Sorting SAR ADC Calibration Technology
This paper proposes a SAR ADC front-end calibration technique based on sorting and recombination of capacitor arrays to mitigate the impact of capacitor mismatch on the performance of high-precision SAR ADCs. This method performs proper and effective sorting and reconstruction of the unit capacitors in the capacitor array before the SAR ADC performs data conversion. In addition, an achievable digital bubble sorting module is proposed to be used in this sorting scheme, which overcomes the limitation that the analog bubble sorting module cannot be applied to high-precision SAR ADC due to the complexity of the analog bubble sorting module. For the C-DAC using N unit capacitors, a digital bubble sorting circuit is used instead of an analog bubble sorting circuit, which can reduce the number of digital-to-analog connection signal lines from N2 to N. A 1 MS/s 8-bit SAR ADC is designed based on XFAB 0.18 μm process to verify this method. The results show that before and after calibration, SNDR is increased by 3.6 dB, SFDR is increased by 11.9 dB, and ENOB can reach 7.9. The method is simple and reliable, and is suitable for various SAR ADCs based on charge redistribution structures.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Device engineering guidelines for performance boost in IGZO front gated TFTs based on defect control Design process interactions in shallow trench isolation chemical mechanical planarization for layout diversification and design optimization Approaches for Optimizing Near Infrared Si Photodetectors Based on Internal Photoemission Deterministic Tagging Technology for Device Authentication Robust Training of Optical Neural Network with Practical Errors using Genetic Algorithm: A Case Study in Silicon-on-Insulator-Based Photonic Integrated Chips
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1