Changyi Yang, Fule Li, Weitao Li, Xuan Wang, Zhihua Wang
{"title":"An 85mW 14-bit 150MS/s pipelined ADC with 71.3dB peak SNDR in 130nm CMOS","authors":"Changyi Yang, Fule Li, Weitao Li, Xuan Wang, Zhihua Wang","doi":"10.1109/ASSCC.2013.6690988","DOIUrl":null,"url":null,"abstract":"A low-power 14-bit 150MS/s pipelined ADC is presented. This prototype ADC is fabricated in a 130nm CMOS process with a 1.3-V supply voltage. Range-scaling in the first stage enables a maximal 2Vp-p input signal swing with a power-efficient single-stage opamp. Opamp and capacitor sharing between the first and second stage reduces the opamp power consumption further. And the sample-and-hold amplifier (SHA)-less technique is also used to lower the power dissipation and noise. With digital calibration, the SNDR of the ADC is 71.3dB with a 2.4MHz input, and remains higher than 68dB for input frequencies up to 150MHz. The ADC consumes 85mW, which includes 57mW for the ADC core, 11mW for the low jitter clock receiver and 17mW for the high-speed reference buffer.","PeriodicalId":296544,"journal":{"name":"2013 IEEE Asian Solid-State Circuits Conference (A-SSCC)","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE Asian Solid-State Circuits Conference (A-SSCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASSCC.2013.6690988","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 13
Abstract
A low-power 14-bit 150MS/s pipelined ADC is presented. This prototype ADC is fabricated in a 130nm CMOS process with a 1.3-V supply voltage. Range-scaling in the first stage enables a maximal 2Vp-p input signal swing with a power-efficient single-stage opamp. Opamp and capacitor sharing between the first and second stage reduces the opamp power consumption further. And the sample-and-hold amplifier (SHA)-less technique is also used to lower the power dissipation and noise. With digital calibration, the SNDR of the ADC is 71.3dB with a 2.4MHz input, and remains higher than 68dB for input frequencies up to 150MHz. The ADC consumes 85mW, which includes 57mW for the ADC core, 11mW for the low jitter clock receiver and 17mW for the high-speed reference buffer.