Development of a general purpose First-In-First-Out (FIFO) core

Lloyde George Marcus, Innocent-George Nora
{"title":"Development of a general purpose First-In-First-Out (FIFO) core","authors":"Lloyde George Marcus, Innocent-George Nora","doi":"10.26634/jcir.10.1.18663","DOIUrl":null,"url":null,"abstract":"First-In-First-Out cores (FIFOs) are memory storage elements that are used in digital systems for buffering data through a system for later processing. This paper presents the design and implementation of a General Purpose FIFO Core which allows adjustment of the capacity along with the size of each data word. Status indicators were provided to indicate whether or not the FIFO was empty, half-full, or full. The number of data words stored in the FIFO was also indicated by designated output ports of the system. A status flag was also available to indicate when the size reached a predetermined threshold value. A separate interface was provided that allowed the data at any address to be accessed for reading. It was also possible to write a data word to the back of the FIFO while another data word was read from the front simultaneously. The FSM-D architectural model was applied to the design of the FIFO Core and the implementation was done in VHDL using the Xilinx ISE 14.7. The implemented core was simulated using ISim Logic Simulator of the Xilinx ISE platform, and it was found that the system core behaved as specified by the test cases.","PeriodicalId":408741,"journal":{"name":"i-manager's Journal on Circuits and Systems","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"i-manager's Journal on Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.26634/jcir.10.1.18663","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

First-In-First-Out cores (FIFOs) are memory storage elements that are used in digital systems for buffering data through a system for later processing. This paper presents the design and implementation of a General Purpose FIFO Core which allows adjustment of the capacity along with the size of each data word. Status indicators were provided to indicate whether or not the FIFO was empty, half-full, or full. The number of data words stored in the FIFO was also indicated by designated output ports of the system. A status flag was also available to indicate when the size reached a predetermined threshold value. A separate interface was provided that allowed the data at any address to be accessed for reading. It was also possible to write a data word to the back of the FIFO while another data word was read from the front simultaneously. The FSM-D architectural model was applied to the design of the FIFO Core and the implementation was done in VHDL using the Xilinx ISE 14.7. The implemented core was simulated using ISim Logic Simulator of the Xilinx ISE platform, and it was found that the system core behaved as specified by the test cases.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
通用先进先出(FIFO)核心的开发
先进先出核心(fifo)是数字系统中用于通过系统缓冲数据以供后期处理的内存存储元件。本文介绍了一种通用FIFO核心的设计和实现,该核心允许根据每个数据字的大小来调整容量。提供状态指示器来指示FIFO是空的、半满的还是满的。存储在FIFO中的数据字数也由系统指定的输出端口表示。还可以使用状态标志来指示大小何时达到预定的阈值。提供了一个单独的接口,允许访问任何地址的数据进行读取。也可以将一个数据字写入FIFO的后面,同时从前面读取另一个数据字。FSM-D架构模型应用于FIFO核心的设计,并使用Xilinx ISE 14.7在VHDL中实现。利用赛灵思ISE平台的ISim逻辑模拟器对实现的核心进行了仿真,结果表明,系统核心的性能符合测试用例的要求。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
An innovative FPGA-based ADC/DAC design using 1-bit adaptive-delta modulation A novel multiplication design based on LUT method Development of a general purpose First-In-First-Out (FIFO) core SIMULATION OF HIGH FREQUENCY STEP DOWN OF SINGLE PHASE MATRIX CONVERTER AS AN UNIVERSAL CONVERTER Leakage power optimization using sleeping approaches in TSPC D flip-flop
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1