{"title":"Development of a general purpose First-In-First-Out (FIFO) core","authors":"Lloyde George Marcus, Innocent-George Nora","doi":"10.26634/jcir.10.1.18663","DOIUrl":null,"url":null,"abstract":"First-In-First-Out cores (FIFOs) are memory storage elements that are used in digital systems for buffering data through a system for later processing. This paper presents the design and implementation of a General Purpose FIFO Core which allows adjustment of the capacity along with the size of each data word. Status indicators were provided to indicate whether or not the FIFO was empty, half-full, or full. The number of data words stored in the FIFO was also indicated by designated output ports of the system. A status flag was also available to indicate when the size reached a predetermined threshold value. A separate interface was provided that allowed the data at any address to be accessed for reading. It was also possible to write a data word to the back of the FIFO while another data word was read from the front simultaneously. The FSM-D architectural model was applied to the design of the FIFO Core and the implementation was done in VHDL using the Xilinx ISE 14.7. The implemented core was simulated using ISim Logic Simulator of the Xilinx ISE platform, and it was found that the system core behaved as specified by the test cases.","PeriodicalId":408741,"journal":{"name":"i-manager's Journal on Circuits and Systems","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"i-manager's Journal on Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.26634/jcir.10.1.18663","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
First-In-First-Out cores (FIFOs) are memory storage elements that are used in digital systems for buffering data through a system for later processing. This paper presents the design and implementation of a General Purpose FIFO Core which allows adjustment of the capacity along with the size of each data word. Status indicators were provided to indicate whether or not the FIFO was empty, half-full, or full. The number of data words stored in the FIFO was also indicated by designated output ports of the system. A status flag was also available to indicate when the size reached a predetermined threshold value. A separate interface was provided that allowed the data at any address to be accessed for reading. It was also possible to write a data word to the back of the FIFO while another data word was read from the front simultaneously. The FSM-D architectural model was applied to the design of the FIFO Core and the implementation was done in VHDL using the Xilinx ISE 14.7. The implemented core was simulated using ISim Logic Simulator of the Xilinx ISE platform, and it was found that the system core behaved as specified by the test cases.
先进先出核心(fifo)是数字系统中用于通过系统缓冲数据以供后期处理的内存存储元件。本文介绍了一种通用FIFO核心的设计和实现,该核心允许根据每个数据字的大小来调整容量。提供状态指示器来指示FIFO是空的、半满的还是满的。存储在FIFO中的数据字数也由系统指定的输出端口表示。还可以使用状态标志来指示大小何时达到预定的阈值。提供了一个单独的接口,允许访问任何地址的数据进行读取。也可以将一个数据字写入FIFO的后面,同时从前面读取另一个数据字。FSM-D架构模型应用于FIFO核心的设计,并使用Xilinx ISE 14.7在VHDL中实现。利用赛灵思ISE平台的ISim逻辑模拟器对实现的核心进行了仿真,结果表明,系统核心的性能符合测试用例的要求。