A 2 GS/s 118 mW digital-mapping direct digital frequency synthesizer in 65nm CMOS

Abdel Martinez Alonso, Xia Yuan, M. Miyahara, A. Matsuzawa
{"title":"A 2 GS/s 118 mW digital-mapping direct digital frequency synthesizer in 65nm CMOS","authors":"Abdel Martinez Alonso, Xia Yuan, M. Miyahara, A. Matsuzawa","doi":"10.23919/EUMIC.2017.8230701","DOIUrl":null,"url":null,"abstract":"This paper describes a Digital-Mapping Direct Digital Frequency Synthesizer consuming only 118 mW when operating at 2 GS/s in 65nm CMOS. The active area is 0.142 mm2 with an accumulator size and amplitude resolution of 24 and 10 bits respectively. The Spurious-Free Dynamic Range is better than 41 dBc for synthesized frequencies below 750 MHz and 30 dBc over the entire Nyquist bandwidth. The Power Efficiency reaches 59 mW/(GS/s) by implementing a Complementary DualPhase Latch-Based architecture. Prototypes encapsulated in a 144-pin Low-Profile Quad Flat Package were employed during measurements. The achieved FoM is 542 GS/s • 2(SFDR/6)/W.","PeriodicalId":120932,"journal":{"name":"2017 12th European Microwave Integrated Circuits Conference (EuMIC)","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 12th European Microwave Integrated Circuits Conference (EuMIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/EUMIC.2017.8230701","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

This paper describes a Digital-Mapping Direct Digital Frequency Synthesizer consuming only 118 mW when operating at 2 GS/s in 65nm CMOS. The active area is 0.142 mm2 with an accumulator size and amplitude resolution of 24 and 10 bits respectively. The Spurious-Free Dynamic Range is better than 41 dBc for synthesized frequencies below 750 MHz and 30 dBc over the entire Nyquist bandwidth. The Power Efficiency reaches 59 mW/(GS/s) by implementing a Complementary DualPhase Latch-Based architecture. Prototypes encapsulated in a 144-pin Low-Profile Quad Flat Package were employed during measurements. The achieved FoM is 542 GS/s • 2(SFDR/6)/W.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
65nm CMOS数字映射直接数字频率合成器2gs /s 118mw
本文介绍了一种采用65nm CMOS的数字映射直接数字频率合成器,当工作在2gs /s时,功耗仅为118mw。有效面积为0.142 mm2,累加器尺寸和振幅分辨率分别为24位和10位。在750 MHz以下的合成频率下,无杂散动态范围优于41 dBc,在整个奈奎斯特带宽上优于30 dBc。通过实现互补的双相锁存架构,功率效率达到59 mW/(GS/s)。在测量过程中使用了封装在144针低轮廓四平面封装中的原型。实现的FoM为542 GS/s•2(SFDR/6)/W。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A 100–140 GHz SiGe-BiCMOS sub-harmonic down-converter mixer A 24-GHz transceiver with RF power envelope digital control for automotive radar ICs High-efficiency watt-level MASMOS® power amplifier for LTE applications 12/25W wideband LDMOS Power Amplifier IC (3400–3800MHz) For 5G base station applications Rugged AlGaAs P-I-N diode switches: High power RF & mmW all-shunt and series-shunt architectures
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1