Implementation of Integrating a High Resolution Time-to-Digital Converter with an Embedded Processor System on Low-Cost FPGA

Wei-Da Chen, You-Chen Zhang, H. Liang
{"title":"Implementation of Integrating a High Resolution Time-to-Digital Converter with an Embedded Processor System on Low-Cost FPGA","authors":"Wei-Da Chen, You-Chen Zhang, H. Liang","doi":"10.1109/ISOCC47750.2019.9027738","DOIUrl":null,"url":null,"abstract":"The study presents the auto-calibration architecture for the RO-based Time-to-Digital Converter equipped with Avalon bus interface (TDC-AVB), which can communicate with an embedded NIOS II processor to predict the output frequencies of ring oscillators precisely. Additionally, the dedicated pattern generator configured by the processor can generate any given signal width to a TDC device in order to compensate for process-voltage-temperature (PVT) variations. The real measured results show that the Differential Non-Linearity (DNL) is between [0.98, -0.8] LSB. For 21.14 ns time interval, the TDC can achieve 4.03 ps resolution on average. The proposed system consumes 2346 adaptive LUTs and 2122 registers for the embedded system, and hardware resources of TDC-AVB are only 499 adaptive LUTs and 252 registers.","PeriodicalId":113802,"journal":{"name":"2019 International SoC Design Conference (ISOCC)","volume":"77 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International SoC Design Conference (ISOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISOCC47750.2019.9027738","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The study presents the auto-calibration architecture for the RO-based Time-to-Digital Converter equipped with Avalon bus interface (TDC-AVB), which can communicate with an embedded NIOS II processor to predict the output frequencies of ring oscillators precisely. Additionally, the dedicated pattern generator configured by the processor can generate any given signal width to a TDC device in order to compensate for process-voltage-temperature (PVT) variations. The real measured results show that the Differential Non-Linearity (DNL) is between [0.98, -0.8] LSB. For 21.14 ns time interval, the TDC can achieve 4.03 ps resolution on average. The proposed system consumes 2346 adaptive LUTs and 2122 registers for the embedded system, and hardware resources of TDC-AVB are only 499 adaptive LUTs and 252 registers.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
高分辨率时数转换器与嵌入式处理器系统集成在低成本FPGA上的实现
本文提出了一种带有Avalon总线接口的基于ro的时间-数字转换器(TDC-AVB)的自动校准架构,该架构可与嵌入式NIOS II处理器通信,精确预测环形振荡器的输出频率。此外,由处理器配置的专用模式发生器可以生成任何给定的信号宽度到TDC器件,以补偿工艺电压-温度(PVT)变化。实际测量结果表明,微分非线性(DNL)在[0.98,-0.8]LSB之间。在21.14 ns的时间间隔内,TDC平均分辨率可达4.03 ps。该系统为嵌入式系统消耗了2346个自适应lut和2122个寄存器,而TDC-AVB的硬件资源仅为499个自适应lut和252个寄存器。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Multi-carrier Signal Detection using Convolutional Neural Networks An RRAM-based Analog Neuron Design for the Weighted Spiking Neural network NTX: A 260 Gflop/sW Streaming Accelerator for Oblivious Floating-Point Algorithms in 22 nm FD-SOI A Low-Power 20 Gbps Multi-phase MDLL-based Digital CDR with Receiver Equalization Scaling Bit-Flexible Neural Networks
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1