A 10b SAR ADC with Widely Scalable Sampling Rate and AGC Amplifier Front-End

Ayca Akkaya, Firat Celik, A. Tajalli, Y. Leblebici
{"title":"A 10b SAR ADC with Widely Scalable Sampling Rate and AGC Amplifier Front-End","authors":"Ayca Akkaya, Firat Celik, A. Tajalli, Y. Leblebici","doi":"10.1109/NORCHIP.2018.8573505","DOIUrl":null,"url":null,"abstract":"This paper presents a low power successive approximation register (SAR) ADC and its front-end automatic gain control (AGC) amplifier designed in 65nm CMOS technology. Digitally controlled variable gain amplifier (VGA) in AGC loop is used to maximize the dynamic range. By adding the VGA front-end before the ADC, the dynamic range is improved by 20 dB and 48 dB SNDR is achieved for -40 dBV input signal. The VGA front-end also converts the single ended input signal into differential to be used in a differential SAR ADC design. VGA area is kept smaller by employing floating tunable high-value active resistors instead of passive resistors. The designed 10-bit SAR ADC can operate at a very wide range of sampling rates between 1 kS/s and 85 MS/s by changing the sampling duration from 1 to 3 clock cycles at the higher end of this sampling rate range. By using the programmable sampling duration technique, the maximum sampling rate of the ADC without compromising the SNDR performance is increased from 45 MS/s to 85 MS/s and around 10 dB improvement in SNDR is achieved at 85 MS/s sampling rate. The proposed analog front-end design including SAR ADC and AGC amplifier consumes 200 uW at 83.3 kS/s sampling rate and occupies 0.29mm2 area.","PeriodicalId":152077,"journal":{"name":"2018 IEEE Nordic Circuits and Systems Conference (NORCAS): NORCHIP and International Symposium of System-on-Chip (SoC)","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE Nordic Circuits and Systems Conference (NORCAS): NORCHIP and International Symposium of System-on-Chip (SoC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NORCHIP.2018.8573505","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

This paper presents a low power successive approximation register (SAR) ADC and its front-end automatic gain control (AGC) amplifier designed in 65nm CMOS technology. Digitally controlled variable gain amplifier (VGA) in AGC loop is used to maximize the dynamic range. By adding the VGA front-end before the ADC, the dynamic range is improved by 20 dB and 48 dB SNDR is achieved for -40 dBV input signal. The VGA front-end also converts the single ended input signal into differential to be used in a differential SAR ADC design. VGA area is kept smaller by employing floating tunable high-value active resistors instead of passive resistors. The designed 10-bit SAR ADC can operate at a very wide range of sampling rates between 1 kS/s and 85 MS/s by changing the sampling duration from 1 to 3 clock cycles at the higher end of this sampling rate range. By using the programmable sampling duration technique, the maximum sampling rate of the ADC without compromising the SNDR performance is increased from 45 MS/s to 85 MS/s and around 10 dB improvement in SNDR is achieved at 85 MS/s sampling rate. The proposed analog front-end design including SAR ADC and AGC amplifier consumes 200 uW at 83.3 kS/s sampling rate and occupies 0.29mm2 area.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
具有广泛可扩展采样率和前端AGC放大器的10b SAR ADC
介绍了一种采用65nm CMOS技术设计的低功耗逐次逼近寄存器(SAR) ADC及其前端自动增益控制放大器。在AGC环路中使用了数字控制可变增益放大器(VGA)来最大化动态范围。通过在ADC前增加VGA前端,动态范围提高了20 dB,在-40 dBV输入信号下实现了48 dB的SNDR。VGA前端还将单端输入信号转换为差分信号,用于差分SAR ADC设计。VGA面积保持较小,采用浮动可调的高值有源电阻,而不是无源电阻。设计的10位SAR ADC可以在1 kS/s和85 MS/s之间的非常宽的采样速率范围内工作,通过改变采样持续时间从1到3个时钟周期在该采样速率范围的高端。通过使用可编程采样持续时间技术,在不影响SNDR性能的情况下,ADC的最大采样率从45 MS/s增加到85 MS/s,并且在85 MS/s的采样率下实现了约10 dB的SNDR改进。本文提出的模拟前端设计包括SAR ADC和AGC放大器,采样率为83.3 kS/s,功耗为200 uW,占地面积0.29mm2。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
FPGA Based Hybrid Computing Platform for ESS Linac Simulator Flying-Capacitor Bottom-Plate Sampling Scheme for Low-Power High-Resolution SAR ADCs CMOS photosensors for LIDAR A Design Approach for SiGe Low-Noise Amplifiers Using Wideband Input Matching Design and Implementation of 2D IDCT/IDST-Specific Accelerator on Heterogeneous Multicore Architecture
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1