Dual Referencing Simulation Approach on High Speed Interconnects USB3.2 (10Gbps)

Li Wern Chew, Paik Wen Ong
{"title":"Dual Referencing Simulation Approach on High Speed Interconnects USB3.2 (10Gbps)","authors":"Li Wern Chew, Paik Wen Ong","doi":"10.23919/ICEP55381.2022.9795442","DOIUrl":null,"url":null,"abstract":"Despite our computing technology and platform design are trending toward higher speeds for better performance, on the contrary, the printed circuit board (PCB) form factor needs to scale smaller and thinner to allow for bigger battery for battery life improvement. Due to this, layout design with dual referenced (SIG-PWR or GND-SIG-PWR) stack-up could not be avoided at all due to the limitation that we have on routing spaces or routing layers. In this paper, signal and power integrity (SIPI) co-simulation approach on USB3.2 with dual referencing is described and discussed. The co-sim approach is carried out using Advanced Design System (ADS) tool in time-domain where the power noise is directly injected to the power plane and its noise coupling impact on USB3.2 eye opening at the receiver end is then observed.","PeriodicalId":413776,"journal":{"name":"2022 International Conference on Electronics Packaging (ICEP)","volume":"130 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-05-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 International Conference on Electronics Packaging (ICEP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/ICEP55381.2022.9795442","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Despite our computing technology and platform design are trending toward higher speeds for better performance, on the contrary, the printed circuit board (PCB) form factor needs to scale smaller and thinner to allow for bigger battery for battery life improvement. Due to this, layout design with dual referenced (SIG-PWR or GND-SIG-PWR) stack-up could not be avoided at all due to the limitation that we have on routing spaces or routing layers. In this paper, signal and power integrity (SIPI) co-simulation approach on USB3.2 with dual referencing is described and discussed. The co-sim approach is carried out using Advanced Design System (ADS) tool in time-domain where the power noise is directly injected to the power plane and its noise coupling impact on USB3.2 eye opening at the receiver end is then observed.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
高速互连USB3.2 (10Gbps)双参考仿真方法
尽管我们的计算技术和平台设计趋向于更高的速度以获得更好的性能,但相反,印刷电路板(PCB)的外形因素需要更小更薄,以允许更大的电池以提高电池寿命。因此,由于我们在路由空间或路由层上的限制,无法避免使用双引用(SIG-PWR或GND-SIG-PWR)堆叠的布局设计。本文描述并讨论了双参考USB3.2的信号与功率完整性(SIPI)联合仿真方法。采用时域高级设计系统(ADS)工具进行co-sim方法,将功率噪声直接注入功率平面,然后观察其噪声耦合对接收端USB3.2睁眼的影响。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Strain-Induced Change in the Photonic Properties of Dumbbell-Shaped Graphene Nanoribbon Structures Terminal Reaction Behaviors in Micro Bumps: Comparison of Ti and Cr Adhesion Layers Low temperature interconnects in 1st level packaging and its challenges Advanced Low Dk and High-Density Photo- Imageable Dielectrics for RDL Interposer Low-Temperature Chemical Vapor Deposition of SiCN for Hybrid Bonding
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1