{"title":"Performance Improvement for Stacked-Layer Data Bus Reconstruction on Complete Timing Period","authors":"Chia-Chun Tsai","doi":"10.1109/ISOCC47750.2019.9078523","DOIUrl":null,"url":null,"abstract":"In this paper, we proposed an algorithm to improve the bus performance by reconstructing a stacked-layer data bus. The algorithm always tries to insert repeaters into the current critical path of a data access for isolating their extra capacitive loadings and sizes their repeaters for minimizing the critical access time on a complete timing period. The above process is repeated until no any improvement in the critical access time. Finally, each access time and the average access time can be dramatically decreased and the bus performance thus be upgraded. Experimental results show that our performance improvement for a stacked-layer data bus on a complete timing period has up to 49.15% in average access time on average and has 17.95% better than other approaches.","PeriodicalId":113802,"journal":{"name":"2019 International SoC Design Conference (ISOCC)","volume":"87 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International SoC Design Conference (ISOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISOCC47750.2019.9078523","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
In this paper, we proposed an algorithm to improve the bus performance by reconstructing a stacked-layer data bus. The algorithm always tries to insert repeaters into the current critical path of a data access for isolating their extra capacitive loadings and sizes their repeaters for minimizing the critical access time on a complete timing period. The above process is repeated until no any improvement in the critical access time. Finally, each access time and the average access time can be dramatically decreased and the bus performance thus be upgraded. Experimental results show that our performance improvement for a stacked-layer data bus on a complete timing period has up to 49.15% in average access time on average and has 17.95% better than other approaches.