H. Achard, J. Mermet, H. Bono, J.P. Joly, A. Monroy, D. Chapuis, C. Cahill, B. Dunne, A. Mathewson
{"title":"Contribution to 3D SOI integration technologies using seeded laser ZMR and polycide refractory metallisation","authors":"H. Achard, J. Mermet, H. Bono, J.P. Joly, A. Monroy, D. Chapuis, C. Cahill, B. Dunne, A. Mathewson","doi":"10.1109/SOI.1988.95436","DOIUrl":null,"url":null,"abstract":"Summary form only given. The integration of 3-D structures with one-level SOI over bulk is reported. Two kinds of structures have been studied: smart power circuits with bulk LDMOS and laterally displaced CMOS on SOI, and the so-called SMOS (stacked MOS) devices with n or pMOS bulk transistors and the complementary one stacked above using the recrystallized SOI layer. The seeded-zone-melting Ar/sup +/ laser recrystallization technique was used, and tantalum polycide structures provided a refractory interconnection over bulk devices. The CMOS-on-SOI developed was 3-D compatible, i.e no thermal steps were above 950 degrees C and most were in the 800-900 degrees C. The impact of such processes during the recrystallization step on the characteristics of n and pMOS bulk devices was studied. The leakage current of n-type devices was sometimes degraded. The influence of such parameters as isolation oxide thickness, recrystallization conditions, and CMOS process temperature range was also investigated.<<ETX>>","PeriodicalId":391934,"journal":{"name":"Proceedings. SOS/SOI Technology Workshop","volume":"114 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1988-10-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings. SOS/SOI Technology Workshop","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOI.1988.95436","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
Summary form only given. The integration of 3-D structures with one-level SOI over bulk is reported. Two kinds of structures have been studied: smart power circuits with bulk LDMOS and laterally displaced CMOS on SOI, and the so-called SMOS (stacked MOS) devices with n or pMOS bulk transistors and the complementary one stacked above using the recrystallized SOI layer. The seeded-zone-melting Ar/sup +/ laser recrystallization technique was used, and tantalum polycide structures provided a refractory interconnection over bulk devices. The CMOS-on-SOI developed was 3-D compatible, i.e no thermal steps were above 950 degrees C and most were in the 800-900 degrees C. The impact of such processes during the recrystallization step on the characteristics of n and pMOS bulk devices was studied. The leakage current of n-type devices was sometimes degraded. The influence of such parameters as isolation oxide thickness, recrystallization conditions, and CMOS process temperature range was also investigated.<>