Efficient extraction of metal parasitic capacitances

G. J. Gaston, I.G. Daniels
{"title":"Efficient extraction of metal parasitic capacitances","authors":"G. J. Gaston, I.G. Daniels","doi":"10.1109/ICMTS.1995.513964","DOIUrl":null,"url":null,"abstract":"Accurate extraction of parasitic capacitances associated with fine pitch metallisation layers is essential in the design of ULSI ICs. This paper reports on investigation of the impact of test structure design on extracted values for inter-layer and intra-layer capacitances; the influence of topography is also reviewed. Recommendations are made for optimum test structure design and it is indicated how such structures can provide an efficient means of assessing dielectric planarisation. This provides process engineers with a important, nondestructive means of assessing and monitoring a key technology parameter. The use of three-dimensional simulation in backend process optimisation is briefly described.","PeriodicalId":432935,"journal":{"name":"Proceedings International Conference on Microelectronic Test Structures","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-03-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"14","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings International Conference on Microelectronic Test Structures","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMTS.1995.513964","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 14

Abstract

Accurate extraction of parasitic capacitances associated with fine pitch metallisation layers is essential in the design of ULSI ICs. This paper reports on investigation of the impact of test structure design on extracted values for inter-layer and intra-layer capacitances; the influence of topography is also reviewed. Recommendations are made for optimum test structure design and it is indicated how such structures can provide an efficient means of assessing dielectric planarisation. This provides process engineers with a important, nondestructive means of assessing and monitoring a key technology parameter. The use of three-dimensional simulation in backend process optimisation is briefly described.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
金属寄生电容的高效提取
精确提取与细间距金属化层相关的寄生电容在ULSI集成电路的设计中至关重要。本文研究了试验结构设计对层间和层内电容提取值的影响;并对地形的影响进行了评述。提出了最佳测试结构设计的建议,并指出了这种结构如何提供评估介电平面化的有效方法。这为工艺工程师提供了一种重要的、无损的评估和监测关键技术参数的手段。简要介绍了三维仿真在后端工艺优化中的应用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A new test structure to study electromigration at grain boundaries using the single-crystal aluminum interconnection Test structures for the evaluation of Si substrates Leak current characterization in high frequency operation of CMOS circuits fabricated on SOI substrate Test structure for determining the charge distribution in the oxide of MOS structure Modified transmission line pulse system and transistor test structures for the study of ESD
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1