Timing simulation with VHDL simulators

D. M. Maksimovi, V. Litovski
{"title":"Timing simulation with VHDL simulators","authors":"D. M. Maksimovi, V. Litovski","doi":"10.1109/MIEL.2002.1003343","DOIUrl":null,"url":null,"abstract":"We propose an original method for timing simulation within a VHDL logic simulator framework. This method enables standard VHDL simulator to evaluate the longest path delays to all the signals in the circuit with only one run of the logic simulator. Timing simulation is performed at simulation time t=0 at the cost of a negligible increase of CPU time needed for the simulation. Results of the timing simulation of the ISCAS'85 benchmark circuits with a VHDL simulator are presented that prove that the proposed method is extremely efficient and appropriate for interactive use in the early phases of the design process where timing analysis needs to be repeated as the circuit design is optimized or refined.","PeriodicalId":221518,"journal":{"name":"2002 23rd International Conference on Microelectronics. Proceedings (Cat. No.02TH8595)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2002-08-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2002 23rd International Conference on Microelectronics. Proceedings (Cat. No.02TH8595)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MIEL.2002.1003343","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

We propose an original method for timing simulation within a VHDL logic simulator framework. This method enables standard VHDL simulator to evaluate the longest path delays to all the signals in the circuit with only one run of the logic simulator. Timing simulation is performed at simulation time t=0 at the cost of a negligible increase of CPU time needed for the simulation. Results of the timing simulation of the ISCAS'85 benchmark circuits with a VHDL simulator are presented that prove that the proposed method is extremely efficient and appropriate for interactive use in the early phases of the design process where timing analysis needs to be repeated as the circuit design is optimized or refined.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
时序仿真与VHDL模拟器
我们提出了一种在VHDL逻辑模拟器框架内进行时序仿真的新颖方法。该方法使标准VHDL模拟器只需运行一次逻辑模拟器就能计算电路中所有信号的最长路径延迟。时序仿真在仿真时间t=0时执行,代价是仿真所需CPU时间的增加可以忽略不计。用VHDL模拟器对ISCAS’85基准电路进行了时序仿真,结果证明了所提出的方法是非常有效的,并且适合在设计过程的早期阶段进行交互使用,因为在优化或改进电路设计时需要重复进行时序分析。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Spontaneous recovery of positive gate bias stressed power VDMOSFETs Non-linear interaction of space charge waves in GaAs semiconductor Field effect transistors-from silicon MOSFETs to carbon nanotube FETs Silicon resonant cavity enhanced UV flame detector Evaluation of epi layer resistivity effects in mixed-signal submicron CMOS integrated circuits
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1