High-voltage tolerant bi-state self-biasing output driver using cascade complementary latches in twin-well CMOS technology

R. Jansen, S. Lindner
{"title":"High-voltage tolerant bi-state self-biasing output driver using cascade complementary latches in twin-well CMOS technology","authors":"R. Jansen, S. Lindner","doi":"10.1109/ESSCIRC.2016.7598297","DOIUrl":null,"url":null,"abstract":"The design of a bi-state output buffer that can handle 5 times the supply voltage is presented. The use of self-biasing stacked devices driven by a cascade of complementary latches allows all devices to operate within the limits set by the technology, thus minimising any hot carrier injection and dielectric stress degradation. The presented voltage extension technique is scalable to larger and smaller external voltages and suitable for all twin-well technology feature sizes. The technique using the cascade of complementary latches is applied to the realization of a CAN output driver in a digital twin-well double-oxide 180nm technology featuring both 1.8V 180nm and 3.3V 350nm CMOS devices. The CAN driver consists of two bi-state drivers, which are both in high-impedance state during the CAN recessive state and in the high and respectively low state for the CAN dominant state. The realized prototype driver can handle external voltages between -3V and 16V and exhibits a 1.5V differential output swing on a 60Ohm load over the military temperature range compliant to the CAN automotive standard. To the best of our knowledge this is also the first realization of a CAN driver in a low-voltage digital CMOS technology.","PeriodicalId":246471,"journal":{"name":"ESSCIRC Conference 2016: 42nd European Solid-State Circuits Conference","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"ESSCIRC Conference 2016: 42nd European Solid-State Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIRC.2016.7598297","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

The design of a bi-state output buffer that can handle 5 times the supply voltage is presented. The use of self-biasing stacked devices driven by a cascade of complementary latches allows all devices to operate within the limits set by the technology, thus minimising any hot carrier injection and dielectric stress degradation. The presented voltage extension technique is scalable to larger and smaller external voltages and suitable for all twin-well technology feature sizes. The technique using the cascade of complementary latches is applied to the realization of a CAN output driver in a digital twin-well double-oxide 180nm technology featuring both 1.8V 180nm and 3.3V 350nm CMOS devices. The CAN driver consists of two bi-state drivers, which are both in high-impedance state during the CAN recessive state and in the high and respectively low state for the CAN dominant state. The realized prototype driver can handle external voltages between -3V and 16V and exhibits a 1.5V differential output swing on a 60Ohm load over the military temperature range compliant to the CAN automotive standard. To the best of our knowledge this is also the first realization of a CAN driver in a low-voltage digital CMOS technology.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
采用级联互补锁存器的双阱CMOS技术的高容压双态自偏置输出驱动器
设计了一种能处理5倍电压的双态输出缓冲器。使用由级联互补锁存器驱动的自偏置堆叠器件,允许所有器件在该技术设定的限制内运行,从而最大限度地减少任何热载流子注入和介电应力退化。所提出的电压扩展技术可扩展到更大或更小的外部电压,适用于所有双井技术特征尺寸。利用互补锁存器级联技术,在1.8V 180nm和3.3V 350nm CMOS器件的数字双阱双氧化物180nm技术中实现了CAN输出驱动器。CAN驱动器由两个双态驱动器组成,它们在CAN隐性状态时均处于高阻抗状态,在CAN显性状态时分别处于高、低状态。实现的原型驱动器可以处理-3V至16V之间的外部电压,并在符合can汽车标准的军用温度范围内,在60Ohm负载下显示1.5V差分输出摆幅。据我们所知,这也是第一次在低压数字CMOS技术中实现CAN驱动器。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Experimental demonstration of a nanoelectromechanical switch-based logic library including sequential and combinational gates A 1 Tb/s/mm2 inductive-coupling side-by-side chip link Motion-vector estimation and cognitive classification on an image sensor/processor 3D stacked system featuring ThruChip interfaces A 433 MHz 54 µW OOK/FSK/PSK compatible wake-up receiver with 11 µW low-power mode based on injection-locked oscillator A 5-50 Gb/s quarter rate transmitter with a 4-tap multiple-MUX based FFE in 65 nm CMOS
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1