A capacitance method to determine the metallurgical gate-to-source/drain overlap length of submicron LDD MOSFETs

M. Jo, Jin-Hyoung Kim, Sung-Ki Kim, H. Yoon, Dai-Hoon Lee
{"title":"A capacitance method to determine the metallurgical gate-to-source/drain overlap length of submicron LDD MOSFETs","authors":"M. Jo, Jin-Hyoung Kim, Sung-Ki Kim, H. Yoon, Dai-Hoon Lee","doi":"10.1109/ICMTS.1995.513963","DOIUrl":null,"url":null,"abstract":"A new CV method is proposed to determine the metallurgical gate-to-source/drain overlap length of LDD MOSFETs. In addition, the flatband voltage is extracted roughly by using the same method. The gate-to-substrate capacitances of a plate gate capacitor and finger type capacitor with the same total gate areas are measured with varying gate bias. At the peak point of difference between the two capacitor data, overlap length is extracted using a simple formula. This method is evaluated using the two-dimensional device simulator.","PeriodicalId":432935,"journal":{"name":"Proceedings International Conference on Microelectronic Test Structures","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-03-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings International Conference on Microelectronic Test Structures","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMTS.1995.513963","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

A new CV method is proposed to determine the metallurgical gate-to-source/drain overlap length of LDD MOSFETs. In addition, the flatband voltage is extracted roughly by using the same method. The gate-to-substrate capacitances of a plate gate capacitor and finger type capacitor with the same total gate areas are measured with varying gate bias. At the peak point of difference between the two capacitor data, overlap length is extracted using a simple formula. This method is evaluated using the two-dimensional device simulator.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一种确定亚微米LDD mosfet的冶金栅源极/漏极重叠长度的电容方法
提出了一种新的CV法来确定LDD mosfet的冶金栅源极/漏极重叠长度。此外,采用相同的方法对平带电压进行了粗略提取。用不同的栅极偏压测量了具有相同栅极总面积的板栅电容和指型电容的栅极到衬底电容。在两个电容数据差值的峰值处,用一个简单的公式提取重叠长度。使用二维设备模拟器对该方法进行了评估。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A new test structure to study electromigration at grain boundaries using the single-crystal aluminum interconnection Test structures for the evaluation of Si substrates Leak current characterization in high frequency operation of CMOS circuits fabricated on SOI substrate Test structure for determining the charge distribution in the oxide of MOS structure Modified transmission line pulse system and transistor test structures for the study of ESD
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1