Test strategy selection for multi-chip systems

M. Fares, B. Kaminska
{"title":"Test strategy selection for multi-chip systems","authors":"M. Fares, B. Kaminska","doi":"10.1109/ICEDTM.1994.496097","DOIUrl":null,"url":null,"abstract":"This paper describes an approach for selecting cost effective test strategies for multi-chip systems. The approach explores the test space that resultsfrom design options,’ component choice, and alternative test methodr. Module-level test solutions are evaluated according to their impact on system cost and quality. The approach enhances test resources sharing between adjacent modules by determining the proper amount of DFTJBIST to include in every module. The large space of alternative solutions is reduced progressively to narrow the final optimization in a limited number of potential test strategies. The results for a sample MCM are presented.","PeriodicalId":319739,"journal":{"name":"Proceedings of 3rd International Workshop on the Economics of Design, Test and Manufacturing","volume":"88 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-05-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of 3rd International Workshop on the Economics of Design, Test and Manufacturing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEDTM.1994.496097","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper describes an approach for selecting cost effective test strategies for multi-chip systems. The approach explores the test space that resultsfrom design options,’ component choice, and alternative test methodr. Module-level test solutions are evaluated according to their impact on system cost and quality. The approach enhances test resources sharing between adjacent modules by determining the proper amount of DFTJBIST to include in every module. The large space of alternative solutions is reduced progressively to narrow the final optimization in a limited number of potential test strategies. The results for a sample MCM are presented.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
多芯片系统的测试策略选择
本文介绍了一种选择多芯片系统的低成本测试策略的方法。该方法探索了由设计选项、组件选择和替代测试方法产生的测试空间。模块级测试解决方案根据其对系统成本和质量的影响进行评估。该方法通过确定每个模块中包含的适当数量的DFTJBIST来增强相邻模块之间的测试资源共享。在有限数量的潜在测试策略中,逐步减少备选解决方案的大空间,以缩小最终优化。给出了一个MCM样品的结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
System test cost modelling based on event rate analysis Design evaluation of pipelined processors using finite state machine analysis with Markov chains Synthesizing testable systolic arrays Simultaneous partitioning, scheduling and allocation for synthesis of multi-chip module architectures ULSI design-for-manufacturability: a yield enhancement approach
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1