Li Wern Chew, C. Y. Tan, Ming Dak Chai, Yun Rou Lim
{"title":"PCB Channel Optimization Techniques for High-Speed Differential Interconnects","authors":"Li Wern Chew, C. Y. Tan, Ming Dak Chai, Yun Rou Lim","doi":"10.23919/ICEP55381.2022.9795393","DOIUrl":null,"url":null,"abstract":"Signal integrity (SI) performance is very much dependent on the cleanliness of a channel design in terms of impedance matching, insertion loss, reflection noise and signaling return path. This paper summarizes the layout optimization study done on USB3.2 Gen2 (10Gbps) signaling, which includes our proposal on via stub design, connector routing entry layer, placement of ground via stitching as well as component pad voiding size. Significant improvement in signaling eye margin is observed with the proposed channel optimization techniques. With the improved channel design, USB3.2 Gen2 is expected to be able to support longer routing length from the chip to its connector without the needs of adding a repeater. This will in turn provides cost saving to a computing platform design.","PeriodicalId":413776,"journal":{"name":"2022 International Conference on Electronics Packaging (ICEP)","volume":"415 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-05-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 International Conference on Electronics Packaging (ICEP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/ICEP55381.2022.9795393","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
Abstract
Signal integrity (SI) performance is very much dependent on the cleanliness of a channel design in terms of impedance matching, insertion loss, reflection noise and signaling return path. This paper summarizes the layout optimization study done on USB3.2 Gen2 (10Gbps) signaling, which includes our proposal on via stub design, connector routing entry layer, placement of ground via stitching as well as component pad voiding size. Significant improvement in signaling eye margin is observed with the proposed channel optimization techniques. With the improved channel design, USB3.2 Gen2 is expected to be able to support longer routing length from the chip to its connector without the needs of adding a repeater. This will in turn provides cost saving to a computing platform design.