PCB Channel Optimization Techniques for High-Speed Differential Interconnects

Li Wern Chew, C. Y. Tan, Ming Dak Chai, Yun Rou Lim
{"title":"PCB Channel Optimization Techniques for High-Speed Differential Interconnects","authors":"Li Wern Chew, C. Y. Tan, Ming Dak Chai, Yun Rou Lim","doi":"10.23919/ICEP55381.2022.9795393","DOIUrl":null,"url":null,"abstract":"Signal integrity (SI) performance is very much dependent on the cleanliness of a channel design in terms of impedance matching, insertion loss, reflection noise and signaling return path. This paper summarizes the layout optimization study done on USB3.2 Gen2 (10Gbps) signaling, which includes our proposal on via stub design, connector routing entry layer, placement of ground via stitching as well as component pad voiding size. Significant improvement in signaling eye margin is observed with the proposed channel optimization techniques. With the improved channel design, USB3.2 Gen2 is expected to be able to support longer routing length from the chip to its connector without the needs of adding a repeater. This will in turn provides cost saving to a computing platform design.","PeriodicalId":413776,"journal":{"name":"2022 International Conference on Electronics Packaging (ICEP)","volume":"415 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-05-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 International Conference on Electronics Packaging (ICEP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/ICEP55381.2022.9795393","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

Signal integrity (SI) performance is very much dependent on the cleanliness of a channel design in terms of impedance matching, insertion loss, reflection noise and signaling return path. This paper summarizes the layout optimization study done on USB3.2 Gen2 (10Gbps) signaling, which includes our proposal on via stub design, connector routing entry layer, placement of ground via stitching as well as component pad voiding size. Significant improvement in signaling eye margin is observed with the proposed channel optimization techniques. With the improved channel design, USB3.2 Gen2 is expected to be able to support longer routing length from the chip to its connector without the needs of adding a repeater. This will in turn provides cost saving to a computing platform design.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
高速差分互连的PCB通道优化技术
信号完整性(SI)性能在很大程度上取决于通道设计在阻抗匹配、插入损耗、反射噪声和信号返回路径方面的清洁度。本文总结了在USB3.2 Gen2 (10Gbps)信令上所做的布局优化研究,其中包括我们对通过存根设计、连接器路由入口层、通过拼接放置地以及组件垫空尺寸的建议。信道优化技术显著改善了信号眼边缘。通过改进的通道设计,USB3.2 Gen2有望支持从芯片到其连接器的更长的路由长度,而无需添加中继器。这将反过来为计算平台设计提供成本节约。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Strain-Induced Change in the Photonic Properties of Dumbbell-Shaped Graphene Nanoribbon Structures Terminal Reaction Behaviors in Micro Bumps: Comparison of Ti and Cr Adhesion Layers Low temperature interconnects in 1st level packaging and its challenges Advanced Low Dk and High-Density Photo- Imageable Dielectrics for RDL Interposer Low-Temperature Chemical Vapor Deposition of SiCN for Hybrid Bonding
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1