Benchmarking of low band gap III-V based-HEMTs and sub-100nm CMOS under low drain voltage regime

S. Bollaert, L. Desplanque, X. Wallart, Y. Roelens, M. Malmkvist, M. Borg, E. Lefebvre, J. Grahn, D. Smith, G. Dambrine
{"title":"Benchmarking of low band gap III-V based-HEMTs and sub-100nm CMOS under low drain voltage regime","authors":"S. Bollaert, L. Desplanque, X. Wallart, Y. Roelens, M. Malmkvist, M. Borg, E. Lefebvre, J. Grahn, D. Smith, G. Dambrine","doi":"10.1109/EMICC.2007.4412637","DOIUrl":null,"url":null,"abstract":"this works reports on speed and high performance benchmarking of low band gap III-V based-HEMTs versus advanced n-MOSFET in low drain voltage regime (few kT/q). In this low bias condition, figure of merits such as, fT are higher and intrinsic gate delay and energy are almost one order of magnitude lower in the case of III-V based-devices (two orders of magnitude for the delay-energy product).","PeriodicalId":436391,"journal":{"name":"2007 European Microwave Integrated Circuit Conference","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-12-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 European Microwave Integrated Circuit Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EMICC.2007.4412637","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

this works reports on speed and high performance benchmarking of low band gap III-V based-HEMTs versus advanced n-MOSFET in low drain voltage regime (few kT/q). In this low bias condition, figure of merits such as, fT are higher and intrinsic gate delay and energy are almost one order of magnitude lower in the case of III-V based-devices (two orders of magnitude for the delay-energy product).
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
低带隙III-V基hemt和亚100nm CMOS在低漏极电压下的基准测试
本文报道了低带隙III-V基hemt与先进n-MOSFET在低漏极电压(几kT/q)下的速度和高性能基准测试。在这种低偏置条件下,在III-V基器件的情况下,诸如fT等优点的数值更高,而本征门延迟和能量几乎低了一个数量级(延迟-能量积为两个数量级)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Outphasing power amplifier design investigations for 2.5G and 3G standards Wideband millimeter wave pin diode spdt switch using ibm 0.13µm sige technology An active mixer topology for high linearity and high frequency applications New electrothermal system level model for RF power amplifier AlGaN/GaN HEMTs on (001) oriented silicon substrate based on 100nm SiN recessed gate technology for low cost device fabrication
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1