Enabling fast process variation and fault simulation through macromodelling of analog components

Mehmet Ince, E. Yilmaz, S. Ozev
{"title":"Enabling fast process variation and fault simulation through macromodelling of analog components","authors":"Mehmet Ince, E. Yilmaz, S. Ozev","doi":"10.1109/NATW.2018.8388861","DOIUrl":null,"url":null,"abstract":"With the advent of built-in self-test (BIST) in analog and RF circuits, it is essential that the fault coverage of potential BIST solutions be evaluated before they are deployed. However, large scale fault simulations are often infeasible even when considering the extensive computational power available today. Fault simulations are more challenging for devices that contain frequency transformation, such as phased locked loops (PLLs) or mixers. Thus, a mixed-mode simulation is necessary that captures fault behavior at the lower levels of the hierarchy and propagates this information to the system-level. Mixed-mode simulators, such as Verilog-A, can be used for evaluating nominal circuit behavior but falls short when evaluating faulty circuit behavior. This paper presents a macro modeling approach for mixed-signal circuits through a case study of voltage controlled oscillators (VCOs) used in PLLs. The evaluated BIST technique is the measurement of the phase transfer function from the input to the output. This requires a long transient simulation due to the need to capture the high frequency behavior of the PLL while covering the settling time of the low-frequency filter and VCO input. As the ratio of the output to the input frequency increases, simulation time also increases, making the analyses prohibitively expensive for some cases. In this paper, we build a MATLAB/Simulink model of the VCO and PLL, which is also designed and simulated at the transistor level using the FinFET technology. By modeling free running frequency, sensitivity, duty cycle, non-linearity, and phase noise characteristic of the VCO, we show that both PLL simulations, one using Spice, and one using the proposed macromodeling technique along with Simulink, match in response whereas the proposed approach only takes a fraction of time of Spice simulations.","PeriodicalId":423190,"journal":{"name":"2018 IEEE 27th North Atlantic Test Workshop (NATW)","volume":"339 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-05-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE 27th North Atlantic Test Workshop (NATW)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NATW.2018.8388861","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

With the advent of built-in self-test (BIST) in analog and RF circuits, it is essential that the fault coverage of potential BIST solutions be evaluated before they are deployed. However, large scale fault simulations are often infeasible even when considering the extensive computational power available today. Fault simulations are more challenging for devices that contain frequency transformation, such as phased locked loops (PLLs) or mixers. Thus, a mixed-mode simulation is necessary that captures fault behavior at the lower levels of the hierarchy and propagates this information to the system-level. Mixed-mode simulators, such as Verilog-A, can be used for evaluating nominal circuit behavior but falls short when evaluating faulty circuit behavior. This paper presents a macro modeling approach for mixed-signal circuits through a case study of voltage controlled oscillators (VCOs) used in PLLs. The evaluated BIST technique is the measurement of the phase transfer function from the input to the output. This requires a long transient simulation due to the need to capture the high frequency behavior of the PLL while covering the settling time of the low-frequency filter and VCO input. As the ratio of the output to the input frequency increases, simulation time also increases, making the analyses prohibitively expensive for some cases. In this paper, we build a MATLAB/Simulink model of the VCO and PLL, which is also designed and simulated at the transistor level using the FinFET technology. By modeling free running frequency, sensitivity, duty cycle, non-linearity, and phase noise characteristic of the VCO, we show that both PLL simulations, one using Spice, and one using the proposed macromodeling technique along with Simulink, match in response whereas the proposed approach only takes a fraction of time of Spice simulations.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
通过模拟组件的宏观建模实现快速过程变化和故障模拟
随着模拟和射频电路中内置自检(BIST)的出现,在部署潜在的BIST解决方案之前对其故障覆盖进行评估是至关重要的。然而,即使考虑到当今广泛的计算能力,大规模的断层模拟也往往是不可行的。故障模拟对于包含频率变换的设备更具挑战性,例如锁相环(pll)或混频器。因此,混合模式模拟是必要的,它在层次结构的较低级别捕获故障行为,并将此信息传播到系统级别。混合模式模拟器,如Verilog-A,可用于评估标称电路行为,但在评估故障电路行为时就不足了。本文以锁相环中使用的压控振荡器(VCOs)为例,介绍了混合信号电路的宏观建模方法。评估的BIST技术是测量从输入到输出的相传递函数。这需要长时间的瞬态模拟,因为需要捕捉锁相环的高频行为,同时覆盖低频滤波器和VCO输入的稳定时间。随着输出频率与输入频率之比的增加,模拟时间也会增加,这使得在某些情况下分析的成本过高。本文建立了压控振荡器和锁相环的MATLAB/Simulink模型,并利用FinFET技术在晶体管级进行了设计和仿真。通过对VCO的自由运行频率、灵敏度、占空比、非线性和相位噪声特性进行建模,我们发现两个锁相环仿真,一个使用Spice,另一个使用所提出的宏建模技术和Simulink,在响应上是匹配的,而所提出的方法只需要Spice仿真的一小部分时间。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Enabling fast process variation and fault simulation through macromodelling of analog components One more time! Increasing fault detection with scan shift capture Nanoscale silicon mosfet response to THz radiation for testing VLSI A simplified on-chip calibration method for branch-line coupler New testing approach using near electromagnetic field probing intending to upgrade in-circuit testing of high density PCBAs
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1