Development of tapeless lead-on-chip (LOC) packaging process with i-line photosensitive polyimide

M. Amagai, T. Saitoh, M. Ohsumi, E. Kawasaki, C. Yew, L. Chye, J. Toh, Swee Yang Khim
{"title":"Development of tapeless lead-on-chip (LOC) packaging process with i-line photosensitive polyimide","authors":"M. Amagai, T. Saitoh, M. Ohsumi, E. Kawasaki, C. Yew, L. Chye, J. Toh, Swee Yang Khim","doi":"10.1109/IEMT.1997.626924","DOIUrl":null,"url":null,"abstract":"A double-sided adhesive tape is typically used as an insulator and mechanical buffer layer between the chip and lead frame in lead-on-chip (LOC) packages. The costs associated with the lead frame and tape process make the current LOC package more expensive than conventional packaging. A new tapeless LOC package process has been developed which significantly reduces the production costs. In this new process, the tape is replaced by a i-line photosensitive thermosetting polyimide layer coated on the passivation deposited wafer. This paper describes the optimum material properties for the polyimide, the fabrication process parameters, and the experimental and simulated reliability and performance results of the tapeless LOC package.","PeriodicalId":227971,"journal":{"name":"Twenty First IEEE/CPMT International Electronics Manufacturing Technology Symposium Proceedings 1997 IEMT Symposium","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-10-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Twenty First IEEE/CPMT International Electronics Manufacturing Technology Symposium Proceedings 1997 IEMT Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEMT.1997.626924","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

A double-sided adhesive tape is typically used as an insulator and mechanical buffer layer between the chip and lead frame in lead-on-chip (LOC) packages. The costs associated with the lead frame and tape process make the current LOC package more expensive than conventional packaging. A new tapeless LOC package process has been developed which significantly reduces the production costs. In this new process, the tape is replaced by a i-line photosensitive thermosetting polyimide layer coated on the passivation deposited wafer. This paper describes the optimum material properties for the polyimide, the fabrication process parameters, and the experimental and simulated reliability and performance results of the tapeless LOC package.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
i线光敏聚酰亚胺无带片上铅封装工艺的发展
在片上导联(LOC)封装中,双面胶带通常用作芯片和引线框架之间的绝缘体和机械缓冲层。与引线框架和胶带工艺相关的成本使当前的LOC封装比传统封装更昂贵。开发了一种新的无胶带LOC封装工艺,大大降低了生产成本。在这种新工艺中,磁带被涂覆在钝化沉积晶片上的i线光敏热固性聚酰亚胺层所取代。本文介绍了聚酰亚胺的最佳材料性能、制备工艺参数以及无胶带LOC封装的可靠性和性能的实验和模拟结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Beyond refractive optical lithography next generation lithography "What's after 193 nm?" A new test technology for package, module and PCB interconnects Energy model for end-of-life computer disposition Moisture absorption and autoclave performance optimization of glob top ball grid array Recipe generation for large-area meniscus coating using Kalman filter estimation
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1