{"title":"A validation strategy for embedded core ASICs","authors":"R.J. Hasslen, N. Zafar","doi":"10.1109/ASIC.1990.186119","DOIUrl":null,"url":null,"abstract":"ASIC in-circuit emulation technology for validation of embedded core ASICs in target systems is described. The emulation system contains an array of reprogrammable logic devices. Any ASIC vendor netlist can be accepted by the software. It is automatically partitioned, placed, and routed on the array of reprogrammable logic devices, called the emulation modules. The system creates a gate-by-gate, wire-by-wire replica of an ASIC design onto real hardware. In-circuit interface cables connect the functional image of the ASIC to the target system. This allows the designer to plug the ASIC design into the target system prior to having silicon built. The advantage is validation of the system design with full software and applications before actually committing to silicon. This makes design tradeoffs possible at an earlier stage. The built-in logic analyzer allows the designer to debug the ASIC design while running in-circuit, much like a microprocessor in-circuit emulator.<<ETX>>","PeriodicalId":126693,"journal":{"name":"Third Annual IEEE Proceedings on ASIC Seminar and Exhibit","volume":"142 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1990-09-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Third Annual IEEE Proceedings on ASIC Seminar and Exhibit","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASIC.1990.186119","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
ASIC in-circuit emulation technology for validation of embedded core ASICs in target systems is described. The emulation system contains an array of reprogrammable logic devices. Any ASIC vendor netlist can be accepted by the software. It is automatically partitioned, placed, and routed on the array of reprogrammable logic devices, called the emulation modules. The system creates a gate-by-gate, wire-by-wire replica of an ASIC design onto real hardware. In-circuit interface cables connect the functional image of the ASIC to the target system. This allows the designer to plug the ASIC design into the target system prior to having silicon built. The advantage is validation of the system design with full software and applications before actually committing to silicon. This makes design tradeoffs possible at an earlier stage. The built-in logic analyzer allows the designer to debug the ASIC design while running in-circuit, much like a microprocessor in-circuit emulator.<>