Highly automated and efficient simulation environment with UVM

Hung-Yi Yang
{"title":"Highly automated and efficient simulation environment with UVM","authors":"Hung-Yi Yang","doi":"10.1109/VLSI-DAT.2014.6834923","DOIUrl":null,"url":null,"abstract":"As design becomes more and more complicated, functional verification is getting challenging than ever. The challenges come in twofold: verification is taking longer to finish and difficult to catch all functional errors. Surveys[1] shown that functional error has been the number one reason for re-spin. How well verification is done becomes a very important issue. Re-spin not only can cost a lot due to advancing of manufacturing process but also delays the time to market which could be even more costly than re-spin itself. In order to tackle these two challenges, industry has come up with a solution called Universal Verification Methodology (UVM)[2] in recent years. But even with UVM which standardized the way for designing testbench, a simulation environment has to be well designed to take advantage of UVM and provide management of running large amount of simulations/regression in an efficient way.","PeriodicalId":267124,"journal":{"name":"Technical Papers of 2014 International Symposium on VLSI Design, Automation and Test","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-04-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Technical Papers of 2014 International Symposium on VLSI Design, Automation and Test","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSI-DAT.2014.6834923","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

Abstract

As design becomes more and more complicated, functional verification is getting challenging than ever. The challenges come in twofold: verification is taking longer to finish and difficult to catch all functional errors. Surveys[1] shown that functional error has been the number one reason for re-spin. How well verification is done becomes a very important issue. Re-spin not only can cost a lot due to advancing of manufacturing process but also delays the time to market which could be even more costly than re-spin itself. In order to tackle these two challenges, industry has come up with a solution called Universal Verification Methodology (UVM)[2] in recent years. But even with UVM which standardized the way for designing testbench, a simulation environment has to be well designed to take advantage of UVM and provide management of running large amount of simulations/regression in an efficient way.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
高度自动化和高效的模拟环境与UVM
随着设计的日益复杂,功能验证也变得越来越具有挑战性。挑战来自两个方面:验证需要更长的时间来完成,并且很难捕获所有功能错误。调查[1]显示,功能性错误一直是重旋的头号原因。核查工作做得如何成为一个非常重要的问题。再纺不仅会因为制造工艺的进步而花费很多,而且会延迟上市时间,这可能比再纺本身更昂贵。为了应对这两个挑战,近年来业界提出了一种称为通用验证方法(UVM)的解决方案[2]。但是,即使UVM标准化了设计测试平台的方式,模拟环境也必须设计得很好,以利用UVM,并以有效的方式提供运行大量模拟/回归的管理。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Will reliability limit Moore's law? Apply high-level synthesis design and verification methodology on floating-point unit implementation An integrated boost converter with maximum power point tracking for solar photovoltaic energy harvesting An FPGA implementation of high-throughput key-value store using Bloom filter A low-area digitalized channel selection filter for DSRC system
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1