Hierarchical test generation for ASIC circuits using macro specification

Z. Ahmed, K. Rose
{"title":"Hierarchical test generation for ASIC circuits using macro specification","authors":"Z. Ahmed, K. Rose","doi":"10.1109/ASIC.1990.186151","DOIUrl":null,"url":null,"abstract":"Increasingly, VLSI or ULSI designs involve the interconnection of complex macros to produce large-scale systems on a chip. The complexity of the macros and the lack of accessibility to the macros in a chip make efficient test methods essential. Existing ATPG programs flatten designs; this discards the testability information at the macro level. The extent to which macro specification can include testability information which will allow efficient generation of test patterns for assemblages of these macros is discussed. A method of constructing a graph model for a gate-level circuit is illustrated. The graph model can be used for test pattern generation. Experimental results on a set of benchmark circuits are presented. They demonstrate that an improvement in ATPG performance is achieved when the graph model is used instead of the flattened gate-level circuit.<<ETX>>","PeriodicalId":126693,"journal":{"name":"Third Annual IEEE Proceedings on ASIC Seminar and Exhibit","volume":"60 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1990-09-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Third Annual IEEE Proceedings on ASIC Seminar and Exhibit","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASIC.1990.186151","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Increasingly, VLSI or ULSI designs involve the interconnection of complex macros to produce large-scale systems on a chip. The complexity of the macros and the lack of accessibility to the macros in a chip make efficient test methods essential. Existing ATPG programs flatten designs; this discards the testability information at the macro level. The extent to which macro specification can include testability information which will allow efficient generation of test patterns for assemblages of these macros is discussed. A method of constructing a graph model for a gate-level circuit is illustrated. The graph model can be used for test pattern generation. Experimental results on a set of benchmark circuits are presented. They demonstrate that an improvement in ATPG performance is achieved when the graph model is used instead of the flattened gate-level circuit.<>
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于宏规范的ASIC电路分层测试生成
VLSI或ULSI设计越来越多地涉及复杂宏的互连,以在芯片上生产大规模系统。宏的复杂性和芯片中宏的不可访问性使得有效的测试方法至关重要。现有的ATPG方案使设计扁平化;这在宏观层面上抛弃了可测试性信息。讨论了宏规范可以在多大程度上包括可测试性信息,这将允许为这些宏的集合有效地生成测试模式。给出了一种构造门级电路图模型的方法。图模型可用于测试模式的生成。给出了一组基准电路的实验结果。他们证明,当使用图模型代替平坦的门级电路时,ATPG的性能得到了改善。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A development system for an SRAM-based user-reprogrammable gate array Automated CAE tools for full custom design of bipolar analog ASICs A 200 MHz 100 K ECL output buffer for CMOS ASICs Multi circular buffer controller chip for advanced ESM system Rapid prototyping, is there an educational dilemma? (ASIC design)
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1