Selection of operation mode on SOI/MOSFETs for high-resistivity load static memory cell

Y. Inoue, Y. Yamaguchi, T. Yamaguchi, J. Takahashi, T. Iwamatsu, T. Wada, Y. Nishimura, T. Nishimura, N. Tsubouchi
{"title":"Selection of operation mode on SOI/MOSFETs for high-resistivity load static memory cell","authors":"Y. Inoue, Y. Yamaguchi, T. Yamaguchi, J. Takahashi, T. Iwamatsu, T. Wada, Y. Nishimura, T. Nishimura, N. Tsubouchi","doi":"10.1109/SOI.1993.344575","DOIUrl":null,"url":null,"abstract":"SOI/MOSFETs are widely known to have some advantages such as reduction of parasitic capacitance, improvement of subthreshold characteristics and increased drive current, compared with bulk-Si/MOSFETs. Moreover, this structure provides the reduction in the substrate-bias effect because the back-gate bias (Si substrate) is applied to the channel region through thick buried oxide. In the present paper, we propose the best choice of operation mode of SOI/MOSFETs in a high-resistivity load SRAM cell to improve the stability in the memory cell and to obtain sufficient static noise margin providing non-destructive reading of cell data at low supply voltage.<<ETX>>","PeriodicalId":308249,"journal":{"name":"Proceedings of 1993 IEEE International SOI Conference","volume":"61 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1993-10-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of 1993 IEEE International SOI Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOI.1993.344575","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

SOI/MOSFETs are widely known to have some advantages such as reduction of parasitic capacitance, improvement of subthreshold characteristics and increased drive current, compared with bulk-Si/MOSFETs. Moreover, this structure provides the reduction in the substrate-bias effect because the back-gate bias (Si substrate) is applied to the channel region through thick buried oxide. In the present paper, we propose the best choice of operation mode of SOI/MOSFETs in a high-resistivity load SRAM cell to improve the stability in the memory cell and to obtain sufficient static noise margin providing non-destructive reading of cell data at low supply voltage.<>
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
高电阻率负载静态存储电池SOI/ mosfet工作模式的选择
众所周知,与体硅/ mosfet相比,SOI/ mosfet具有降低寄生电容、改善亚阈值特性和增加驱动电流等优点。此外,这种结构减少了衬底偏置效应,因为反向偏置(Si衬底)通过厚埋氧化物施加到沟道区域。在本文中,我们提出了在高电阻率负载SRAM单元中SOI/ mosfet工作模式的最佳选择,以提高存储单元的稳定性,并获得足够的静态噪声裕度,从而在低电源电压下无损地读取单元数据
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A feasibility study of SiC on oxide by wafer bonding and layer transferring A 1-M bit SRAM on SIMOX material Characterization of SIMOX material with channeled and unchanneled oxygen implantation Radiation effects in BESOI structures with different insulating layers A bulk-JFET and CMOS/SIMOX technology for low noise, high speed charge-sensitive amplifier
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1