Design and Application of a Novel 4-Transistor Chaotic Map with Robust Performance

Maisha Sadia, P. Paul, Md Razuan Hossain, B. Muldrey, Md. Sakib Hasan
{"title":"Design and Application of a Novel 4-Transistor Chaotic Map with Robust Performance","authors":"Maisha Sadia, P. Paul, Md Razuan Hossain, B. Muldrey, Md. Sakib Hasan","doi":"10.1109/icecs53924.2021.9665558","DOIUrl":null,"url":null,"abstract":"A new one dimensional discrete chaotic map circuit is presented. The design is done in a 45 nm CMOS process but the proposed topology is generally applicable for any technology node. The design is hardware-efficient as it contains only four MOS transistors and offers robust chaotic performance with a wide chaotic range. The chaotic performance is analyzed using bifurcation plot, Lyapunov exponent, correlation coefficient, and sample entropy. These different qualitative and quantitative measures clearly demonstrate excellent ergodic properties across a wide chaotic parameter range. The proposed map is also used in designing a reconfigurable logic generator and its wide chaotic window is shown to significantly enhance the functionality space of the logic generator.","PeriodicalId":448558,"journal":{"name":"2021 28th IEEE International Conference on Electronics, Circuits, and Systems (ICECS)","volume":"314 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-11-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 28th IEEE International Conference on Electronics, Circuits, and Systems (ICECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/icecs53924.2021.9665558","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

A new one dimensional discrete chaotic map circuit is presented. The design is done in a 45 nm CMOS process but the proposed topology is generally applicable for any technology node. The design is hardware-efficient as it contains only four MOS transistors and offers robust chaotic performance with a wide chaotic range. The chaotic performance is analyzed using bifurcation plot, Lyapunov exponent, correlation coefficient, and sample entropy. These different qualitative and quantitative measures clearly demonstrate excellent ergodic properties across a wide chaotic parameter range. The proposed map is also used in designing a reconfigurable logic generator and its wide chaotic window is shown to significantly enhance the functionality space of the logic generator.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
具有鲁棒性能的新型4晶体管混沌映射的设计与应用
提出了一种新的一维离散混沌映射电路。该设计采用45纳米CMOS工艺,但所提出的拓扑结构通常适用于任何技术节点。该设计具有硬件效率,因为它仅包含四个MOS晶体管,并且具有宽混沌范围的鲁棒混沌性能。利用分岔图、李雅普诺夫指数、相关系数和样本熵分析了系统的混沌性能。这些不同的定性和定量措施清楚地表明了在宽混沌参数范围内的优异遍历性。该映射还应用于可重构逻辑发生器的设计,其宽混沌窗口显著提高了逻辑发生器的功能空间。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A gm/ID Design Methodology for 28 nm FD-SOI CMOS Resistive Feedback LNAs Dual Output Regulating Rectifier for an Implantable Neural Interface Frequency-Interleaved ADC with RF Equivalent Ideal Filter for Broadband Optical Communication Receivers Cardiovascular Segmentation Methods Based on Weak or no Prior A 0.2V 0.97nW 0.011mm2 Fully-Passive mHBC Tag Using Intermediate Interference Modulation in 65nm CMOS
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1