A 14-bit 20-msamples/s pipelined A/D converter with digital background calibration

M. Kinyua, F. Maloberti, W. Gosne
{"title":"A 14-bit 20-msamples/s pipelined A/D converter with digital background calibration","authors":"M. Kinyua, F. Maloberti, W. Gosne","doi":"10.1109/DCAS.2005.1611175","DOIUrl":null,"url":null,"abstract":"This paper describes a 14-bit 20MSPS switched-capacitor pipelined ADC that employs digital background calibration to correct capacitor mismatch. The calibration concept is amenable to implementation in SOC because it is digital in nature. The calibration concept is demonstrated offline though in principle it can be included on-chip. The calibration can also be performed periodically, thus is inherently able to track the operating conditions of the device. Implementation is in a complimentary bipolar process. The prototype exhibits typical INL of /spl plusmn/ 2.0 LSB, DNL of /spl plusmn/ 0.4 LSB, SNR of 73 dB and SFDR of 85 dB with a 2 MHz input signal. Analog power is about 500 mW with 5 V supply.","PeriodicalId":101603,"journal":{"name":"2005 IEEE Dallas/CAS Workshop on Architecture, Circuits and Implementtation of SOCs","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-10-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2005 IEEE Dallas/CAS Workshop on Architecture, Circuits and Implementtation of SOCs","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DCAS.2005.1611175","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper describes a 14-bit 20MSPS switched-capacitor pipelined ADC that employs digital background calibration to correct capacitor mismatch. The calibration concept is amenable to implementation in SOC because it is digital in nature. The calibration concept is demonstrated offline though in principle it can be included on-chip. The calibration can also be performed periodically, thus is inherently able to track the operating conditions of the device. Implementation is in a complimentary bipolar process. The prototype exhibits typical INL of /spl plusmn/ 2.0 LSB, DNL of /spl plusmn/ 0.4 LSB, SNR of 73 dB and SFDR of 85 dB with a 2 MHz input signal. Analog power is about 500 mW with 5 V supply.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一个14位20 msamples/s流水线A/D转换器与数字背景校准
本文介绍了一种采用数字背景校准校正电容失配的14位20MSPS开关电容流水线ADC。校准概念可以在SOC中实现,因为它本质上是数字的。校准概念是离线演示,但原则上它可以包含在芯片上。校准也可以定期执行,因此本质上能够跟踪设备的操作条件。实施是一个互补的两极过程。该样机在2 MHz输入信号下,典型的INL为/spl plusmn/ 2.0 LSB, DNL为/spl plusmn/ 0.4 LSB,信噪比为73 dB, SFDR为85 dB。模拟功率约为500mw, 5v电源。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Power VLSI Design/CAD Interpolative pulse-shape filtering for a GSM/Bluetooth transmitter Energy-delay tradeoffs in CMOS digital circuits design FinFET current mirror design and evaluation Post-layout parasitic verification methodology for mixed-signal designs using fast-SPICE simulators
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1