{"title":"A 14-bit 20-msamples/s pipelined A/D converter with digital background calibration","authors":"M. Kinyua, F. Maloberti, W. Gosne","doi":"10.1109/DCAS.2005.1611175","DOIUrl":null,"url":null,"abstract":"This paper describes a 14-bit 20MSPS switched-capacitor pipelined ADC that employs digital background calibration to correct capacitor mismatch. The calibration concept is amenable to implementation in SOC because it is digital in nature. The calibration concept is demonstrated offline though in principle it can be included on-chip. The calibration can also be performed periodically, thus is inherently able to track the operating conditions of the device. Implementation is in a complimentary bipolar process. The prototype exhibits typical INL of /spl plusmn/ 2.0 LSB, DNL of /spl plusmn/ 0.4 LSB, SNR of 73 dB and SFDR of 85 dB with a 2 MHz input signal. Analog power is about 500 mW with 5 V supply.","PeriodicalId":101603,"journal":{"name":"2005 IEEE Dallas/CAS Workshop on Architecture, Circuits and Implementtation of SOCs","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-10-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2005 IEEE Dallas/CAS Workshop on Architecture, Circuits and Implementtation of SOCs","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DCAS.2005.1611175","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
This paper describes a 14-bit 20MSPS switched-capacitor pipelined ADC that employs digital background calibration to correct capacitor mismatch. The calibration concept is amenable to implementation in SOC because it is digital in nature. The calibration concept is demonstrated offline though in principle it can be included on-chip. The calibration can also be performed periodically, thus is inherently able to track the operating conditions of the device. Implementation is in a complimentary bipolar process. The prototype exhibits typical INL of /spl plusmn/ 2.0 LSB, DNL of /spl plusmn/ 0.4 LSB, SNR of 73 dB and SFDR of 85 dB with a 2 MHz input signal. Analog power is about 500 mW with 5 V supply.