S. Murakami, T. Wada, M. Eino, M. Ukita, Y. Nishimura, K. Anami
{"title":"A new soft-error phenomenon in ULSI SRAMs-inverted dependence of soft-error rate on cycle time","authors":"S. Murakami, T. Wada, M. Eino, M. Ukita, Y. Nishimura, K. Anami","doi":"10.1109/VLSIC.1990.111103","DOIUrl":null,"url":null,"abstract":"The inverted dependence of the soft-error rate (SER) on the cycle time in static RAMs with high resistive load cells is described. The inverted dependence is observed in the SRAM with a PMOS bit-line load. At a cycle time of 100 ns, the SER is reduced by 1.5 orders of magnitude, compared with that of the SRAM with NMOS bit-line load. The mechanism is explained with reference to the time constant of the potential drop of the high storage node in the selected cell. It is concluded that the PMOS bit-line load is an effective method for improving the SER when the subthreshold current through the driver transistor is reduced. This technique shows potential for ULSI SRAMs beyond 4 Mb","PeriodicalId":239990,"journal":{"name":"Digest of Technical Papers., 1990 Symposium on VLSI Circuits","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1990-06-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Digest of Technical Papers., 1990 Symposium on VLSI Circuits","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIC.1990.111103","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
The inverted dependence of the soft-error rate (SER) on the cycle time in static RAMs with high resistive load cells is described. The inverted dependence is observed in the SRAM with a PMOS bit-line load. At a cycle time of 100 ns, the SER is reduced by 1.5 orders of magnitude, compared with that of the SRAM with NMOS bit-line load. The mechanism is explained with reference to the time constant of the potential drop of the high storage node in the selected cell. It is concluded that the PMOS bit-line load is an effective method for improving the SER when the subthreshold current through the driver transistor is reduced. This technique shows potential for ULSI SRAMs beyond 4 Mb