Dependence of dielectric time to breakdown distributions on test structure area

R. Vollertsen, W. Kleppmann
{"title":"Dependence of dielectric time to breakdown distributions on test structure area","authors":"R. Vollertsen, W. Kleppmann","doi":"10.1109/ICMTS.1990.161716","DOIUrl":null,"url":null,"abstract":"Problems arising from the use of a test structure area that is too small or too large when performing dielectric reliability investigations of DRAMs (dynamic random-access memories) are pointed out. The authors discuss the applicability of different models for the transformation of measured t/sub bd/ distributions to larger areas and demonstrate the feasibility of the mathematical combination of subareas within the same chip to a larger area. An optimum test structure for dielectric reliability engineering for the phase of technology development is deduced.<<ETX>>","PeriodicalId":417292,"journal":{"name":"Proceedings of the 1991 International Conference on Microelectronic Test Structures","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1990-03-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"40","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 1991 International Conference on Microelectronic Test Structures","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMTS.1990.161716","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 40

Abstract

Problems arising from the use of a test structure area that is too small or too large when performing dielectric reliability investigations of DRAMs (dynamic random-access memories) are pointed out. The authors discuss the applicability of different models for the transformation of measured t/sub bd/ distributions to larger areas and demonstrate the feasibility of the mathematical combination of subareas within the same chip to a larger area. An optimum test structure for dielectric reliability engineering for the phase of technology development is deduced.<>
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
介电时间与测试结构区域击穿分布的关系
指出了在进行动态随机存取存储器(dram)的介电可靠性研究时,由于使用过小或过大的测试结构区域而产生的问题。讨论了不同模型对实测t/sub - bd/分布向更大区域转换的适用性,并论证了同一芯片内子区域数学组合向更大区域转换的可行性。推导出介电可靠性工程技术开发阶段的最佳试验结构。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Trench DRAM structures for the analysis of two- and three-dimensional leakage phenomena The vertical test structure for measuring contact resistance between two kinds of metal An ovenless electromigration test system environment using test chips with on-chip heating and computer controlled testing Material and process learning by noncontact characterization of minority carrier lifetime and surface recombination condition Edge effect prediction in real MOS insulator using test chips
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1