{"title":"Dependence of dielectric time to breakdown distributions on test structure area","authors":"R. Vollertsen, W. Kleppmann","doi":"10.1109/ICMTS.1990.161716","DOIUrl":null,"url":null,"abstract":"Problems arising from the use of a test structure area that is too small or too large when performing dielectric reliability investigations of DRAMs (dynamic random-access memories) are pointed out. The authors discuss the applicability of different models for the transformation of measured t/sub bd/ distributions to larger areas and demonstrate the feasibility of the mathematical combination of subareas within the same chip to a larger area. An optimum test structure for dielectric reliability engineering for the phase of technology development is deduced.<<ETX>>","PeriodicalId":417292,"journal":{"name":"Proceedings of the 1991 International Conference on Microelectronic Test Structures","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1990-03-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"40","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 1991 International Conference on Microelectronic Test Structures","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMTS.1990.161716","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 40
Abstract
Problems arising from the use of a test structure area that is too small or too large when performing dielectric reliability investigations of DRAMs (dynamic random-access memories) are pointed out. The authors discuss the applicability of different models for the transformation of measured t/sub bd/ distributions to larger areas and demonstrate the feasibility of the mathematical combination of subareas within the same chip to a larger area. An optimum test structure for dielectric reliability engineering for the phase of technology development is deduced.<>