Impact of the reduction of the gate to drain capacitance on low voltage operated CMOS devices

K. Yamashita, H. Nakaoka, K. Kurimoto, H. Umimoto, S. Odanaka
{"title":"Impact of the reduction of the gate to drain capacitance on low voltage operated CMOS devices","authors":"K. Yamashita, H. Nakaoka, K. Kurimoto, H. Umimoto, S. Odanaka","doi":"10.1109/VLSIT.1995.520862","DOIUrl":null,"url":null,"abstract":"The effect of the gate to drain capacitance on low voltage operated CMOS devices is investigated. It is found that the Miller and feed-forward effects are enhanced with the reduction of the supply voltage. The reduction of the gate overlap capacitance as well as the threshold voltage and junction capacitance is a key issue to achieve high speed circuit operation at low supply voltage. We propose a low power, high speed T-gate CMOS device with dual gate structure using an amorphous-Si/poly-Si layer. A new process scheme is proposed to prevent boron penetration and to fabricate the T-gate structure effectively. It is found that the new T-gate CMOS with dual gate structure reduces the gate to drain overlap capacitance maintaining high current drivability at low power-supply voltage.","PeriodicalId":328379,"journal":{"name":"1995 Symposium on VLSI Technology. Digest of Technical Papers","volume":"32 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-06-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1995 Symposium on VLSI Technology. Digest of Technical Papers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIT.1995.520862","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

The effect of the gate to drain capacitance on low voltage operated CMOS devices is investigated. It is found that the Miller and feed-forward effects are enhanced with the reduction of the supply voltage. The reduction of the gate overlap capacitance as well as the threshold voltage and junction capacitance is a key issue to achieve high speed circuit operation at low supply voltage. We propose a low power, high speed T-gate CMOS device with dual gate structure using an amorphous-Si/poly-Si layer. A new process scheme is proposed to prevent boron penetration and to fabricate the T-gate structure effectively. It is found that the new T-gate CMOS with dual gate structure reduces the gate to drain overlap capacitance maintaining high current drivability at low power-supply voltage.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
降低栅极漏极电容对低压CMOS器件的影响
研究了栅极漏极电容对低压工作CMOS器件的影响。研究发现,米勒效应和前馈效应随着电源电压的降低而增强。降低栅极重叠电容以及阈值电压和结电容是实现低电压下高速电路工作的关键问题。我们提出了一种低功耗、高速的双栅极结构t栅CMOS器件,采用非晶硅/多晶硅层。提出了一种防止渗硼和有效制备t型栅结构的新工艺方案。研究发现,采用双栅极结构的新型t栅极CMOS降低了栅极漏极重叠电容,在低电源电压下保持了高电流驱动性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Semiconductor CIM system, innovation toward the year 2000 CVD SiN/sub X/ anti-reflective coating for sub-0.5 /spl mu/m lithography Advantage of small geometry silicon MOSFETs for high-frequency analog applications under low power supply voltage of 0.5 V The influence of oxygen at epitaxial Si/Si substrate interface for 0.1 /spl mu/m epitaxial Si channel N-MOSFETs grown by UHV-CVD High-current, small parasitic capacitance MOS FET on a poly-Si interlayered (PSI: /spl Psi/) SOI wafer
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1