Synthesis and design of a 4th order low-pass DT sigma-delta modulator in a 130nm cmos process

D. Calderón-Preciado, F. Sandoval-Ibarra, F. Silveira
{"title":"Synthesis and design of a 4th order low-pass DT sigma-delta modulator in a 130nm cmos process","authors":"D. Calderón-Preciado, F. Sandoval-Ibarra, F. Silveira","doi":"10.1109/PRIME-LA.2017.7899177","DOIUrl":null,"url":null,"abstract":"This paper summarizes the research work carried out during a doctorate studies, which is focused on the synthesis and design of a 4th Order ΣΔ Modulator in Discrete Time (DT) implemented in a 130nm CMOS process. By means of SIMSIDES the high-level simulation of the modulator is analyzed in order to translate the design specifications into a set of values such that the transistor level blocks be established by the desired performance of the proposed architecture. At the transistor level design, special attention is focused to the OTA, since this block is the main source of non-idealities in a Switched Capacitor (SC) Integrator. Moreover, the gm/ID methodology is implemented into this stage as a tool to obtain the optimum circuit performance based on power consumption and better signal-to-noise ratio.","PeriodicalId":163037,"journal":{"name":"2017 1st Conference on PhD Research in Microelectronics and Electronics Latin America (PRIME-LA)","volume":"123 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-02-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 1st Conference on PhD Research in Microelectronics and Electronics Latin America (PRIME-LA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PRIME-LA.2017.7899177","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

This paper summarizes the research work carried out during a doctorate studies, which is focused on the synthesis and design of a 4th Order ΣΔ Modulator in Discrete Time (DT) implemented in a 130nm CMOS process. By means of SIMSIDES the high-level simulation of the modulator is analyzed in order to translate the design specifications into a set of values such that the transistor level blocks be established by the desired performance of the proposed architecture. At the transistor level design, special attention is focused to the OTA, since this block is the main source of non-idealities in a Switched Capacitor (SC) Integrator. Moreover, the gm/ID methodology is implemented into this stage as a tool to obtain the optimum circuit performance based on power consumption and better signal-to-noise ratio.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
四阶低通DT σ - δ调制器的合成与设计
本文总结了博士学习期间的研究工作,重点是在130nm CMOS工艺中实现的4阶离散时间(DT)调制器的合成和设计。通过SIMSIDES对调制器的高级仿真进行分析,以便将设计规范转化为一组值,从而根据所提出的体系结构的期望性能建立晶体管电平块。在晶体管级设计中,需要特别注意OTA,因为该模块是开关电容(SC)集成器中非理想的主要来源。此外,gm/ID方法被实现到这一阶段,作为基于功耗和更好的信噪比获得最佳电路性能的工具。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Design of a delayless feedback path free 2nd-order two-path time-interleaved discrete-time delta-sigma modulator- a new approach A 280μW sub-threshold Balun LNA for medical radio using current re-use technique Analysis and comparison of the CV-Dispersion of high-k, bi-layered MOS InGaAs/InP stacks HDL and design techniques analysis for FPGA & ASIC synthesis AES block cipher implementations with AMBA-AHB interface
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1