A mixed domain sizing approach for RF circuit synthesis

Engin Afacan, Günhan Dündar
{"title":"A mixed domain sizing approach for RF circuit synthesis","authors":"Engin Afacan, Günhan Dündar","doi":"10.1109/DDECS.2016.7482437","DOIUrl":null,"url":null,"abstract":"This study presents a parasitic-aware RF circuit synthesis tool, in which layout-induced parasitics of passive devices are captured by using sophisticated equivalent models for them. Recently, analog circuit design has been fully automated, where a circuit sizing is followed by a layout generator. However, there is often a discrepancy between synthesis and post-layout results, especially for RF applications, due to severe layout-induced parasitics of passive devices. Therefore, a number of iterations between circuit sizing and layout generator are required to achieve a fully satisfactory solution, which lead to dramatically increased synthesis times. The proposed approach provides more realistic results at the sizing part via optimizing physical parameters of passive devices, rather than their electrical values, thus, iteration count between circuit sizing and layout generation can be kept at a minimum.","PeriodicalId":404733,"journal":{"name":"2016 IEEE 19th International Symposium on Design and Diagnostics of Electronic Circuits & Systems (DDECS)","volume":"101 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-04-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"18","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE 19th International Symposium on Design and Diagnostics of Electronic Circuits & Systems (DDECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DDECS.2016.7482437","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 18

Abstract

This study presents a parasitic-aware RF circuit synthesis tool, in which layout-induced parasitics of passive devices are captured by using sophisticated equivalent models for them. Recently, analog circuit design has been fully automated, where a circuit sizing is followed by a layout generator. However, there is often a discrepancy between synthesis and post-layout results, especially for RF applications, due to severe layout-induced parasitics of passive devices. Therefore, a number of iterations between circuit sizing and layout generator are required to achieve a fully satisfactory solution, which lead to dramatically increased synthesis times. The proposed approach provides more realistic results at the sizing part via optimizing physical parameters of passive devices, rather than their electrical values, thus, iteration count between circuit sizing and layout generation can be kept at a minimum.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
射频电路合成的混合域尺寸方法
本研究提出了一种寄生感知射频电路合成工具,其中通过使用复杂的等效模型来捕获无源器件的布局诱导寄生。最近,模拟电路设计已经完全自动化,其中电路尺寸之后是布局生成器。然而,由于无源器件的严重布局寄生,合成和布局后的结果经常存在差异,特别是在射频应用中。因此,需要在电路尺寸和布局生成器之间进行多次迭代才能获得完全满意的解决方案,这导致合成时间大大增加。该方法通过优化无源器件的物理参数,而不是其电学值,在尺寸部分提供了更真实的结果,因此,电路尺寸和布局生成之间的迭代次数可以保持在最小。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Optical receivers in 0.35 μm BiCMOS for heterogeneous 3D integration A rule-based approach for minimizing power dissipation of digital circuits Early-stage verification of power-management specification in low-power systems design Integer-N phase locked loop for bluetooth receiver in CMOS 130 nm technology Gm-C filter with automatic calibration scheme
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1