{"title":"Influence of height difference between chip and substrate on RDL in silicon-based fan-out package","authors":"Xiao-Yong Han, Wei Wang, Yufeng Jin","doi":"10.1109/ectc51906.2022.00367","DOIUrl":null,"url":null,"abstract":"Silicon-based fan-out package is an important Fan-Out Wafer Level Packaging (FOWLP) approach. However, there is usually a height difference between the chip surface and the substrate surface, which influences the reliability of the (redistributed layer) RDL lines connecting the chip and supporting substrate. In this paper, numerical simulation was used to study the von-Mises stress of Re-distributed layer (RDL) under different designs. The influence of dielectric materials, wiring strategies, gap width, chip thickness and other factors on the reliability of the RDL was carefully studied to find out the main influencing factors. The results indicated the gap width was the most important factor to affect the stress of a silicon-based fan-out package. In addition, a test structure was designed and a 5μm wide RDL was successfully prepared to verify the feasibility of the present approach.","PeriodicalId":139520,"journal":{"name":"2022 IEEE 72nd Electronic Components and Technology Conference (ECTC)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2022-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE 72nd Electronic Components and Technology Conference (ECTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ectc51906.2022.00367","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
Silicon-based fan-out package is an important Fan-Out Wafer Level Packaging (FOWLP) approach. However, there is usually a height difference between the chip surface and the substrate surface, which influences the reliability of the (redistributed layer) RDL lines connecting the chip and supporting substrate. In this paper, numerical simulation was used to study the von-Mises stress of Re-distributed layer (RDL) under different designs. The influence of dielectric materials, wiring strategies, gap width, chip thickness and other factors on the reliability of the RDL was carefully studied to find out the main influencing factors. The results indicated the gap width was the most important factor to affect the stress of a silicon-based fan-out package. In addition, a test structure was designed and a 5μm wide RDL was successfully prepared to verify the feasibility of the present approach.