A modularized speech recognition processor LSI with a highly parallel structure

J. Takahashi, S. Hamaguchi, K. Tansho, T. Kimura
{"title":"A modularized speech recognition processor LSI with a highly parallel structure","authors":"J. Takahashi, S. Hamaguchi, K. Tansho, T. Kimura","doi":"10.1109/VLSIC.1989.1037516","DOIUrl":null,"url":null,"abstract":"To aclualize a continuous speech recognition System with a large vocabulary, we proposed ring-my-pmessor architecture 11-21, This architecture has the two features: highly parallel DTW(Dynamie Time Warping) processing [31 capability. which is the main algorithm used to realim speech recognition. and array size flexibility. which makes it possible to determine the number of PE(hxessing Element) contained by the array processor according to vocabulwy si?.. This paper describes the PE-LSl’s architecture used to realize a high performance array processor and the VLSI implementation methodology. and discusses obtained resulu.","PeriodicalId":136228,"journal":{"name":"Symposium 1989 on VLSI Circuits","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"1989-05-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Symposium 1989 on VLSI Circuits","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIC.1989.1037516","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

To aclualize a continuous speech recognition System with a large vocabulary, we proposed ring-my-pmessor architecture 11-21, This architecture has the two features: highly parallel DTW(Dynamie Time Warping) processing [31 capability. which is the main algorithm used to realim speech recognition. and array size flexibility. which makes it possible to determine the number of PE(hxessing Element) contained by the array processor according to vocabulwy si?.. This paper describes the PE-LSl’s architecture used to realize a high performance array processor and the VLSI implementation methodology. and discusses obtained resulu.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一种高度并行结构的模块化语音识别处理器LSI
为了实现具有大词汇量的连续语音识别系统,我们提出了ring-my-pmessor架构11-21,该架构具有两个特点:高度并行的DTW(Dynamie Time Warping)处理能力[31]。这是实现语音识别的主要算法。以及数组大小的灵活性。这使得可以根据词汇量来确定数组处理器所包含的PE(hxessing Element)的数量。本文介绍了用于实现高性能阵列处理器的PE-LSl体系结构和VLSI的实现方法。并对所得结果进行了讨论。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A circuit design for 2 Gbit/s Si brpolar crosspoint switch LSIs Mappable memory subsystem for high speed applications A 36μa 4MB PSRAM with quadruple array operation High reliability CMOS SRAM with built-in soft defect detection "A 1.6ns 64kb ECL RAM with 1K gate logic"
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1