Backend process optimization for 90 nm high-density ASIC chips

P. Zarkesh-Ha, P. Wright, S. Lakshminarayanan, C. Cheng, W. Loh, W. Lynch
{"title":"Backend process optimization for 90 nm high-density ASIC chips","authors":"P. Zarkesh-Ha, P. Wright, S. Lakshminarayanan, C. Cheng, W. Loh, W. Lynch","doi":"10.1109/IITC.2003.1219731","DOIUrl":null,"url":null,"abstract":"Based on the marketing, methodology, and manufacturing requirements of ASIC products, an optimum back-end process for high-density ASIC chips in a 90 nm technology is proposed. The chip size for high-density ASIC chips has stayed roughly constant between 7 and 14 mm on a side. High-density chips are achieved with tight pitch for all routing levels. Optimum performance is obtained with a thinner metal 2 and 3 Cu thickness of 0.25 versus 0.35 /spl mu/m for the higher levels of metal.","PeriodicalId":212619,"journal":{"name":"Proceedings of the IEEE 2003 International Interconnect Technology Conference (Cat. No.03TH8695)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-06-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the IEEE 2003 International Interconnect Technology Conference (Cat. No.03TH8695)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IITC.2003.1219731","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

Abstract

Based on the marketing, methodology, and manufacturing requirements of ASIC products, an optimum back-end process for high-density ASIC chips in a 90 nm technology is proposed. The chip size for high-density ASIC chips has stayed roughly constant between 7 and 14 mm on a side. High-density chips are achieved with tight pitch for all routing levels. Optimum performance is obtained with a thinner metal 2 and 3 Cu thickness of 0.25 versus 0.35 /spl mu/m for the higher levels of metal.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
90纳米高密度ASIC芯片后端工艺优化
根据ASIC产品的市场、方法和制造要求,提出了90nm高密度ASIC芯片的最佳后端工艺。高密度ASIC芯片的芯片尺寸大致保持在7到14毫米之间。高密度芯片实现与紧密的间距为所有路由水平。较薄的金属2和3 Cu厚度为0.25,而较高的金属厚度为0.35 /spl mu/m时,性能最佳。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
The application of ALD WN/sub x/C/sub y/ as a copper diffusion barrier Low-pressure CMP for reliable porous low-k/Cu integration Mechanism for early failure in Cu dual damascene structure Leakage and breakdown mechanisms in Cu damascene with a bilayer-structured /spl alpha/-SiCN//spl alpha/-SiC dielectric barrier Linewidth-narrowing due to 193 nm resist deformation during etch of spin-on low-k dielectrics
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1