A 26-Gb/s 3-D-Integrated Silicon Photonic Receiver in BiCMOS-55 nm and PIC25G With – 15.2-dBm OMA Sensitivity

Farhad Bozorgi, M. Bruccoleri, M. Repossi, E. Temporiti, A. Mazzanti, F. Svelto
{"title":"A 26-Gb/s 3-D-Integrated Silicon Photonic Receiver in BiCMOS-55 nm and PIC25G With – 15.2-dBm OMA Sensitivity","authors":"Farhad Bozorgi, M. Bruccoleri, M. Repossi, E. Temporiti, A. Mazzanti, F. Svelto","doi":"10.1109/ESSCIRC.2019.8902549","DOIUrl":null,"url":null,"abstract":"This letter presents a 3-D-integrated 26 Gb/s opto-electrical receiver front-end. The electronic integrated circuit (EIC) is fabricated in a BiCMOS-55-nm technology, flipped and placed on top of the photonic integrated circuits (PICs) die through copper pillars. In the receiver chain, a fully differential shunt-feedback TI amplifier (FD-SF TIA) is followed by a limiting amplifiers (LAs) with embedded equalization, output driver and an automatic offset cancelation loop. The whole receiver provides a transimpedance (TI) gain of 76 dBñ with 30-GHz bandwidth. By exploiting the FD-SF TIA with low parasitic capacitance of the Germanium dual heterojunction photo diode (Ge-PD) in the photonic die, the receiver achieves sensitivity of −15.2 dBm optical modulation amplitude (OMA) at Ge-PD and −10-dBm OMA at the single-mode fiber (SMF) optical output with bit error rate of 10−12 and PRBS 15. The sensitivity is aligned with state-of-the-art receivers employing discrete photonics and, to author’s best knowledge, it is the lowest reported among published 25 Gb/s receivers exploiting silicon photonics.","PeriodicalId":402948,"journal":{"name":"ESSCIRC 2019 - IEEE 45th European Solid State Circuits Conference (ESSCIRC)","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"ESSCIRC 2019 - IEEE 45th European Solid State Circuits Conference (ESSCIRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIRC.2019.8902549","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This letter presents a 3-D-integrated 26 Gb/s opto-electrical receiver front-end. The electronic integrated circuit (EIC) is fabricated in a BiCMOS-55-nm technology, flipped and placed on top of the photonic integrated circuits (PICs) die through copper pillars. In the receiver chain, a fully differential shunt-feedback TI amplifier (FD-SF TIA) is followed by a limiting amplifiers (LAs) with embedded equalization, output driver and an automatic offset cancelation loop. The whole receiver provides a transimpedance (TI) gain of 76 dBñ with 30-GHz bandwidth. By exploiting the FD-SF TIA with low parasitic capacitance of the Germanium dual heterojunction photo diode (Ge-PD) in the photonic die, the receiver achieves sensitivity of −15.2 dBm optical modulation amplitude (OMA) at Ge-PD and −10-dBm OMA at the single-mode fiber (SMF) optical output with bit error rate of 10−12 and PRBS 15. The sensitivity is aligned with state-of-the-art receivers employing discrete photonics and, to author’s best knowledge, it is the lowest reported among published 25 Gb/s receivers exploiting silicon photonics.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
具有- 15.2 dbm OMA灵敏度的bicmos - 55nm和PIC25G的26gb /s三维集成硅光子接收器
这封信介绍了一个3d集成的26gb /s光电接收器前端。电子集成电路(EIC)采用bicmos -55纳米技术制造,通过铜柱翻转并放置在光子集成电路(PICs)芯片的顶部。在接收器链中,一个全差分并联反馈TI放大器(FD-SF TIA)之后是一个具有嵌入式均衡、输出驱动器和自动偏移抵消回路的限制放大器(LAs)。整个接收机在30 ghz带宽下提供76 dBñ的透阻(TI)增益。通过利用光子芯片中锗双异质结光电二极管(Ge-PD)低寄生电容的FD-SF TIA,接收器在Ge-PD处实现了−15.2 dBm的光调制幅度(OMA),在单模光纤(SMF)光输出处实现了−10 dBm的光调制幅度(OMA),误码率为10−12,PRBS为15。灵敏度与采用离散光子学的最先进的接收器一致,据作者所知,它是已发表的利用硅光子学的25 Gb/s接收器中报道的最低的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A 78 fs RMS Jitter Injection-Locked Clock Multiplier Using Transformer-Based Ultra-Low-Power VCO An Integrated Programmable High-Voltage Bipolar Pulser With Embedded Transmit/Receive Switch for Miniature Ultrasound Probes Machine Learning Based Prior-Knowledge-Free Calibration for Split Pipelined-SAR ADCs with Open-Loop Amplifiers Achieving 93.7-dB SFDR An 18 dBm 155-180 GHz SiGe Power Amplifier Using a 4-Way T-Junction Combining Network A Bidirectional Brain Computer Interface with 64-Channel Recording, Resonant Stimulation and Artifact Suppression in Standard 65nm CMOS
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1