G. Ghibaudo, S. Bruyère, T. Devoivre, B. Desalvo, E. Vincent
{"title":"Improved method for the oxide thickness extraction in MOS structures with ultra-thin gate dielectrics","authors":"G. Ghibaudo, S. Bruyère, T. Devoivre, B. Desalvo, E. Vincent","doi":"10.1109/ICMTS.1999.766226","DOIUrl":null,"url":null,"abstract":"An improved method for the assessment of the oxide thickness applicable to advanced CMOS technologies is proposed. To this end, a proper combination of Maserjian's technique (Maserjian et al., Solid State Electron. vol. 17, pp. 335-9, 1974) and of Vincent's method (Vincent et al., Proc. IEEE Microelectronic Test Structures vol. 10, pp. 105-10, 1997) is used to alleviate the unknown parameter inherent to both extraction procedures and which depends on the employed carrier statistics. The new method has been successfully applied to various technologies with gate oxide thickness ranging from 7 nm down to 1.8 nm.","PeriodicalId":273071,"journal":{"name":"ICMTS 1999. Proceedings of 1999 International Conference on Microelectronic Test Structures (Cat. No.99CH36307)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-03-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICMTS 1999. Proceedings of 1999 International Conference on Microelectronic Test Structures (Cat. No.99CH36307)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMTS.1999.766226","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11
Abstract
An improved method for the assessment of the oxide thickness applicable to advanced CMOS technologies is proposed. To this end, a proper combination of Maserjian's technique (Maserjian et al., Solid State Electron. vol. 17, pp. 335-9, 1974) and of Vincent's method (Vincent et al., Proc. IEEE Microelectronic Test Structures vol. 10, pp. 105-10, 1997) is used to alleviate the unknown parameter inherent to both extraction procedures and which depends on the employed carrier statistics. The new method has been successfully applied to various technologies with gate oxide thickness ranging from 7 nm down to 1.8 nm.
提出了一种适用于先进CMOS技术的评价氧化层厚度的改进方法。为此,适当地结合Maserjian的技术(Maserjian et al., Solid State Electron。vol. 17, pp. 335-9, 1974)和Vincent的方法(Vincent等人,Proc. IEEE微电子测试结构vol. 10, pp. 105-10, 1997)被用来减轻提取过程中固有的未知参数,这取决于所使用的载波统计。该方法已成功应用于栅极氧化层厚度从7 nm到1.8 nm的各种工艺中。