Tomoji Nakamura, Y. Mizushima, Young-Suk Kim, R. Sugie, T. Ohba
{"title":"Characterization of stress distribution in ultra-thinned DRAM wafer","authors":"Tomoji Nakamura, Y. Mizushima, Young-Suk Kim, R. Sugie, T. Ohba","doi":"10.1109/3DIC.2015.7334558","DOIUrl":null,"url":null,"abstract":"Impact of backside thinning damages and topside device structures on the elastic stress distributions in ultra-thinned Si substrates were studied using μ-Raman spectroscopy and TEM observations. The compressive and tensile stresses due to the backside damages and the top-side device structures, respectively, are in equilibrium. The variations in elastic stress depend on the topside device structures such as shallow trench isolations (STIs) and memory-cell transistors, and to a lesser extent on the backside damages. Even for DRAM samples thinner than 4 microns, the elastic deformations underneath STIs and memory-cell transistors areas are considered to be no leakage current degradations, because the relation between retention time and pass rate shows little difference before and after thinning.","PeriodicalId":253726,"journal":{"name":"2015 International 3D Systems Integration Conference (3DIC)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International 3D Systems Integration Conference (3DIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/3DIC.2015.7334558","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
Impact of backside thinning damages and topside device structures on the elastic stress distributions in ultra-thinned Si substrates were studied using μ-Raman spectroscopy and TEM observations. The compressive and tensile stresses due to the backside damages and the top-side device structures, respectively, are in equilibrium. The variations in elastic stress depend on the topside device structures such as shallow trench isolations (STIs) and memory-cell transistors, and to a lesser extent on the backside damages. Even for DRAM samples thinner than 4 microns, the elastic deformations underneath STIs and memory-cell transistors areas are considered to be no leakage current degradations, because the relation between retention time and pass rate shows little difference before and after thinning.