Laterally etched undercut (LEU) technique to reduce base-collector capacitances in heterojunction bipolar transistors

W. Liu, D. Hill, H. Chau, J. Sweder, T. Nagle, J. Delaney
{"title":"Laterally etched undercut (LEU) technique to reduce base-collector capacitances in heterojunction bipolar transistors","authors":"W. Liu, D. Hill, H. Chau, J. Sweder, T. Nagle, J. Delaney","doi":"10.1109/GAAS.1995.528986","DOIUrl":null,"url":null,"abstract":"We report a novel fabrication process aimed at reducing the parasitic junction capacitance of AlGaAs-GaAs heterojunction bipolar transistors. The process, named as the Laterally Etched Undercut (LEU) process, physically removes the extrinsic base-collector junction area and results in a cantilever structure. The DC, small-signal, and large-signal performances of the LEU devices are compared to those obtained from the conventional devices.","PeriodicalId":422183,"journal":{"name":"GaAs IC Symposium IEEE Gallium Arsenide Integrated Circuit Symposium 17th Annual Technical Digest 1995","volume":"129 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-12-31","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"23","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"GaAs IC Symposium IEEE Gallium Arsenide Integrated Circuit Symposium 17th Annual Technical Digest 1995","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/GAAS.1995.528986","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 23

Abstract

We report a novel fabrication process aimed at reducing the parasitic junction capacitance of AlGaAs-GaAs heterojunction bipolar transistors. The process, named as the Laterally Etched Undercut (LEU) process, physically removes the extrinsic base-collector junction area and results in a cantilever structure. The DC, small-signal, and large-signal performances of the LEU devices are compared to those obtained from the conventional devices.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
降低异质结双极晶体管基极集电极电容的横向蚀刻凹边技术
我们报道了一种新的制造工艺,旨在降低AlGaAs-GaAs异质结双极晶体管的寄生结电容。该工艺被称为横向蚀刻凹边(LEU)工艺,物理地去除外部基底-集电极结区域,形成悬臂结构。与传统器件的直流、小信号和大信号性能进行了比较。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A two layer hermetic-like coating process for on-wafer encapsulation of GaAs MMICs A very high isolation GaAs SPDT switch IC sealed in an ultra compact plastic package The effects of hydrogen and deuterium incorporation on the electrical performance of a GaAs MESFET 0.15 /spl mu/m InGaAs/AlGaAs/GaAs HEMT production process for high performance and high yield V-band power MMICs Microwave power heterojunction bipolar transistors fabricated with thermal shunt and bathtub
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1