PLL-Based Clock and Data Recovery for SSC Embedded Clock Systems

Miao-Shan Li, Yen-Kuei Lu, Ching-Yuan Yang, Chin-Lung Lin
{"title":"PLL-Based Clock and Data Recovery for SSC Embedded Clock Systems","authors":"Miao-Shan Li, Yen-Kuei Lu, Ching-Yuan Yang, Chin-Lung Lin","doi":"10.1109/ISOCC47750.2019.9027672","DOIUrl":null,"url":null,"abstract":"In the paper, we give analysis and comparison for type-2 and type-3 PLLs to develop the clock and data recovery (CDR) for spread-spectrum clocking (SSC) interfaces, respectively. Through theoretical analysis, we observe that the steady-state phase error of type-2 PLL approaches to a constant while the steady-state phase error approaches zero in type-3 PLL. Since the steady-state phase error results in phase offset for CDR to sample data, type-3 PLL can provide an incentive design for SSC applications. In this work, we apply SSC input of 200-kHz modulation frequency and ±10% modulation rate with a triangular-shape frequency modulation for 3 Gb/s data transmission, and the PLL has bandwidth of 4 MHz and phase margin of 60° for simulation. The simulated steady-state phase offsets for type-2 and type-3 PLL CDRs are 1.28UI and 0.004UI, respectively.","PeriodicalId":113802,"journal":{"name":"2019 International SoC Design Conference (ISOCC)","volume":"379 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International SoC Design Conference (ISOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISOCC47750.2019.9027672","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

In the paper, we give analysis and comparison for type-2 and type-3 PLLs to develop the clock and data recovery (CDR) for spread-spectrum clocking (SSC) interfaces, respectively. Through theoretical analysis, we observe that the steady-state phase error of type-2 PLL approaches to a constant while the steady-state phase error approaches zero in type-3 PLL. Since the steady-state phase error results in phase offset for CDR to sample data, type-3 PLL can provide an incentive design for SSC applications. In this work, we apply SSC input of 200-kHz modulation frequency and ±10% modulation rate with a triangular-shape frequency modulation for 3 Gb/s data transmission, and the PLL has bandwidth of 4 MHz and phase margin of 60° for simulation. The simulated steady-state phase offsets for type-2 and type-3 PLL CDRs are 1.28UI and 0.004UI, respectively.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于锁相环的SSC嵌入式时钟系统时钟和数据恢复
本文对2型锁相环和3型锁相环进行了分析和比较,分别用于扩频时钟(SSC)接口的时钟和数据恢复(CDR)。通过理论分析,我们观察到2型锁相环的稳态相位误差趋近于常数,而3型锁相环的稳态相位误差趋近于零。由于稳态相位误差导致CDR对采样数据的相位偏移,因此3型锁相环可以为SSC应用提供激励设计。在本工作中,我们采用200 khz调制频率和±10%调制速率的SSC输入,三角形调频,用于3gb /s数据传输,锁相环带宽为4 MHz,相位裕度为60°进行仿真。2型和3型锁相环话单的模拟稳态相位偏移分别为1.28UI和0.004UI。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Multi-carrier Signal Detection using Convolutional Neural Networks An RRAM-based Analog Neuron Design for the Weighted Spiking Neural network NTX: A 260 Gflop/sW Streaming Accelerator for Oblivious Floating-Point Algorithms in 22 nm FD-SOI A Low-Power 20 Gbps Multi-phase MDLL-based Digital CDR with Receiver Equalization Scaling Bit-Flexible Neural Networks
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1